Claims
- 1. A method for making a semiconductor device comprising the steps of: providing a semiconductor substrate having electronic devices formed therein; forming a layer of fluorinated polymer on the substrate by applying a first fluorinated polymer layer, drying the first fluorinated polymer at a temperature less than 300.degree. C. and applying an amorphous fluorinated polymer on top of the first fluorinated polymer layer; and sintering the substrate at a temperature in the range of 400.degree.-500.degree. C., such that crystallinity of said first fluorinated polymer layer is avoided.
- 2. The method of claim 1 further comprising a step of covering the substrate with an adhesion promoter before the step of forming a layer of fluorinated polymer, wherein the step of applying an adhesion promoter further comprises spin coating the substrate with a liquid solution comprising a material selected from the group consisting of metal halide, metal alkoxide, and vinyltrichlorisilane.
- 3. The method of claim 1 further comprising the steps of: covering the fluorinated polymer layer with a hard mask layer; covering the hard mask layer with a photoresist layer; patterning the photoresist layer to expose portions of the hard mask layer; etching the exposed portions of the hard mask layer to expose portions of the fluorinated polymer layer; and reactive ion etching the fluorinated polymer layer in an oxygen plasma to expose portions of the substrate.
- 4. The method of claim 3 further comprising the steps of: removing the photoresist layer; and depositing a metal layer on the fluorinated polymer layer after the step of reactive ion etching.
- 5. The method of claim 4 wherein the fluorinated polymer layer has a thickness in the range of three to five micrometers.
- 6. The method of claim 5 further comprising the step of removing the hard mask before the step of applying a metal layer.
- 7. The method of claim 4 wherein the step of covering the fluorinated polymer with a hard mask layer comprises depositing a glass using a low temperature plasma enhanced chemical vapor deposition process.
Parent Case Info
This is a division of application Ser. No. 08/191,736, now U.S. Pat. No. 5,442,237, filed Feb. 4, 1994, which is a continuation of Ser. No. 07/779,663, filed Oct. 21, 1991, now abandoned.
US Referenced Citations (15)
Foreign Referenced Citations (5)
Number |
Date |
Country |
2751517 |
May 1979 |
DEX |
56-37632 |
Apr 1981 |
JPX |
58-3249 |
Jan 1983 |
JPX |
59-36944 |
Feb 1984 |
JPX |
3-165036 |
Jul 1991 |
JPX |
Non-Patent Literature Citations (2)
Entry |
S. Wolf, "Silicon Processing for the VLSI Era", vol. II, 1990, pp. 196-199, 214-215. |
"Optimization of a Fine Line Air Bridge Process," by J. Huang et al., published in the 1990 U.S. Conference on GaAs Manufacturing Technology Nevada, pp. 18-21. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
191736 |
Feb 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
779663 |
Oct 1991 |
|