This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2007-161021, filed on Jun. 19, 2007, the entire contents of which are incorporated herein by reference.
The present invention relates to a method of manufacturing a semiconductor device, and particularly to a method of manufacturing a semiconductor device including an interlayer insulating film and a wiring formed over a substrate.
Increasing speed and power consumption reduction of large scale integrated circuits (LSIs) have recently been advanced with the progress of miniaturization. In order to improve these characteristics, an interlayer insulating film of a low-dielectric-constant material and a multilayer wiring layer including a copper wiring layer are used. In addition, there are studies on the use of a material in which oxygen of silicon oxide is partially substituted by a hydroxyl group, a methyl group, or another alkyl group or alkoxyl group, or an organic material (hereinafter referred to as a SiCOH material) as the interlayer insulting film.
In a process of manufacturing a semiconductor device having the above-described configuration, the interlayer insulating film is etched to form, as a via hole, an opening hole which reaches the Cu wiring layer. In the etching process, the etching product is deposited over the Cu wiring layer at the bottom of the opening hole. The etching product causes a defect in contact between a plug formed in the via hole and the Cu wiring layer, thereby decreasing the reliability of the semiconductor device.
In order to remove the etching product, a plasma treatment with a gas containing hydrogen is known.
However, a damage layer is formed by the plasma treatment with the hydrogen-containing gas over the wall surface of the interlayer insulating film. Further, the damage layer decrease reliability of the semiconductor device.
According to an aspect of the present invention a method of manufacturing a semiconductor device has forming an interlayer insulating film over a wiring layer, forming an opening in the interlayer insulating film, performing a first plasma treatment using a gas including hydrogen or ammonia, performing a second plasma treatment with a gas including fluorocarbon after the first plasma treatment.
An embodiment of the present invention will be described in detail below with reference to the drawings. However, the technical scope of the present invention is not limited to the embodiment.
As shown in
The low-dielectric-constant insulating film 3 serving as an interlayer insulating film has a dielectric constant value lower than that of silicon oxide, preferably a dielectric constant value of about 2.5 or less.
As shown in
As shown in
As shown in
Although not shown in the drawing, in succession to the step shown in
Next, a change in state of the wall surface of the low-dielectric-constant insulating film 3 will be described in detail with reference to
Therefore, the plasma treatments with different types of gases can change the conditions of the wall surface of the low-dielectric-constant insulating film 3, thereby removing the etching product 5 and the damage layer 6 which lead to a decrease in reliability.
Although a process of forming wiring using a so-called dual damascene process is described herein, the present invention can be applied to a single damascene process.
As shown in
Next, a silicon carbide film 103b is further formed over the silicon carbide film 103a and the Cu wiring layer 102. The thickness of the silicon carbide film 103b is, for example, 30 nm.
Then, insulating films 104a and 104b having a total thickness of 250 nm to 400 nm are formed over the silicon carbide film 103b. The insulating films 104a and 104b include, for example, Nano Clustering Silica (NCS: registered trade name) manufactured by Catalysts & Chemicals Industries Co., Ltd. which is porous silica. The NCS has a dielectric constant of about 2.3.
Then, a SiCOH film 105 is formed as a hard mask having a thickness of 20 nm to 40 nm over the interlayer insulating film 104b, and a silicon oxide film 106 is further formed to a thickness of 150 nm to 250 nm.
In order to form the via hole, the silicon oxide film 106 is etched to form an opening 107. The etching is stopped at the silicon carbide film 103b serving as the etching stopper. The etching is performed using, for example, a gas containing difluoromethane.
As shown in
As shown in
A plasma treatment is performed using a gas containing hydrogen or ammonia. The conditions of the plasma treatment include 10% to 100% hydrogen gas, 90% to 0% nitrogen gas, a pressure of 15 mT to 250 mT, a voltage of 100 W to 300 W applied to a plasma generating electrode, and a treatment time of 3 seconds to 20 seconds. Even when a mixed gas of hydrogen and ammonia, a mixed gas of hydrogen and nitrogen, or a mixed gas of hydrogen and argon or helium is used as a gas in the plasma treatment, the same effect can be obtained. The dry etching of the interlayer insulating film 104b is preferably transferred to the plasma treatment for removing the etching product 108 without exposure to air.
In the plasma treatment with a gas containing hydrogen, methyl groups near the wall surfaces of the interlayer insulating films 104a and 104b are released, and silanol groups are bonded to the release positions. Therefore, the wall surfaces of the interlayer insulating films 104a and 104b have hydrophilicity, and thus water penetration and oxidation occur, thereby forming a damage layer 109 having a thickness of about 2 nm to 8 nm as shown in
In order to remove the damage layer 109, a plasma treatment is performed using, for example, a gas containing carbon tetrafluoride as a fluorocarbon gas. The conditions for the treatment include a flow rate of carbon tetrafluoride gas of 50 sccm to 200 sccm, a pressure of 15 mT to 50 mT, a voltage of 100 W to 300 W applied to a plasma generating electrode, and a treatment time of 3 seconds to 20 seconds. As the gas used in the plasma treatment, a single gas of carbon tetrafluoride or a mixed gas containing carbon tetrafluoride, trifluoromethane, and difluoromethane can be used. Even when a mixed gas of these gases and Ar or He is used, the same effect can be obtained. Also, a mixed gas of carbon tetrafluoride and carbon monoxide or methane is preferably used. Since the damage layer 109 is removed, the opening 107 is previously formed in a size determined in consideration of a removal amount so that a desired size can be achieved after the removal of the damage layer 109. In this case, the plasma treatment for removing the etching product 108 is preferably transferred to the plasma treatment for removing the damage layer 109 without exposure to air.
As shown in
In order to remove the etching product 108a, as shown in
Then, as shown in
Then, a seed film including Cu (not shown) is deposited over the barrier metal film 110. Furthermore, a wiring layer 111 including Cu is deposited over the seed layer by, for example, plating.
After the deposition of the wiring layer 111, as shown in
A silicon carbide film 112 is formed over the SiCOH film 105.
Then, a laminate is formed again on the silicon carbide film 112 as shown in
In
First, description is made of the case in which the plasma treatment with a gas containing carbon tetrafluoride is not performed. The number of defects in the plug decreases as the time of the plasma treatment with a hydrogen-containing gas increases. In other words, the etching product 108 is possibly removed by the plasma treatment with a hydrogen-containing gas.
After the number of defects in the plug is minimized, the number of detects again increases with increases in the treatment time. Namely, it is thought that although the etching product 108 is removed by the plasma treatment with a hydrogen-containing gas to minimize the number of defects in the plug, the damage layer 109 is formed over the wall surfaces of the interlayer insulating films 104a and 104b to increase the number of defects in the plug.
Next, description is made of the case in which the plasma treatment with a gas containing carbon tetrafluoride is performed according to the embodiment. Like in the case in which the plasma treatment with a gas containing carbon tetrafluoride is not performed, the number of defects in the plug decreases as the time of the plasma treatment with a hydrogen-containing gas increases.
After the number of defects in the plug is minimized, the number of detects again increases. However, the rate of increase is low as compared with the case in which the plasma treatment with a gas containing carbon tetrafluoride is not performed. In other words, the etching product 108a and copper oxide are diminished at the bottom of the opening 107 by the plasma treatment with a gas containing carbon tetrafluoride, but the damage layer 109 formed by the plasma treatment with a hydrogen-containing gas is removed, thereby suppressing an increase in the number of defects in the plug wiring.
The graph of
In this embodiment, a low-dielectric-constant insulating film is formed over a wiring layer, an opening is formed in the low-dielectric-constant insulating film, and a plasma treatment with a gas containing hydrogen or ammonia and a plasma treatment with a gas containing fluorocarbon are performed. Therefore, it is possible to provide a method of manufacturing a semiconductor device in which an increase in resistance and disconnection are prevented to improve reliability.
In addition, the present invention can be applied to the case in which a polyarylene film, a polyallyl ether film, a hydrogen silsesquioxane film, a methyl silsesquioxane film, a silicon carbide film, a porous silica film, or a mixed film or laminated film thereof is used as the low-dielectric-constant insulating film.
The foregoing is considered as illustrative only of the principles of the present invention. Further, since a number modifications and changes will readily occur to those skilled in the art, it is not desired to limit the invention to the exact construction and applications shown and described, and accordingly, all suitable modifications and equivalents may be regarded as falling within the scope of the invention in the appended claims and their equivalents.
Number | Date | Country | Kind |
---|---|---|---|
2007-161021 | Jun 2007 | JP | national |