Claims
- 1. A method for the manufacture of a Schottky gate transistor comprising the steps of:
- forming a source and drain in a III-V semiconductor substrate, and
- forming a Schottky gate on the surface of said III-V semiconductor between said source and drain
- the invention characterized in that said Schottky gate is formed by the steps comprising:
- a. depositing a first level of photoresist on the surface of said substrate, said first level of photoresist having a thickness t.sub.1,
- b. exposing said first level of photoresist with a first photomask with a first photolithographic pattern having a rectangular shape with width w.sub.1 and length l.sub.1, with the length dimension extending along the direction separating the source and drain, said first photolithographic pattern further having at a first set of alignment marks, thereby forming a latent image of said first set of alignment marks in said first level of photoresist,
- c. depositing a second level of photoresist on said first level of photoresist, said second level of photoresist having a thickness t.sub.2,
- d. aligning a second photomask to said substrate by registering a second set of alignment marks on said second photomask with said latent image of said first set of alignment marks,
- e. exposing said second level of photoresist with a pattern having a rectangular shape with width w.sub.2 and length l.sub.2, and further where length l.sub.2 is greater than length l.sub.1,
- f. developing said first and second levels of photoresist to form a T-shaped feature,
- g. depositing a metal layer to fill a portion of said T-shaped feature, said metal layer having a thickness h.sub.1 +h.sub.2, where h.sub.1 is essentially equal to t.sub.1 and h.sub.2 is substantially less than t.sub.2, and
- h. dissolving away said first and second level of photoresist leaving a T-shaped Schottky gate.
- 2. The method of claim 1 wherein said Schottky gate transistor is a MESFET.
- 3. The method of claim 1 wherein said Schottky gate transistor is a HEMT.
- 4. The method of claim 1 in which l.sub.2 is at least twice l.sub.1.
- 5. The method of claim 1 wherein the dimensions 1.sub.1, 1.sub.2, h.sub.1 and h.sub.2 are related by:
- (l.sub.2 -l.sub.1).times.(h.sub.2 -h.sub.1)>0.5(l.sub.1 .times.h.sub.2)
- 6. The method of claim 5 wherein w.sub.1 is approximately equal to w.sub.2.
- 7. A method for the manufacture of a Schottky gate transistor comprising the steps of:
- forming a source and drain in a III-V semiconductor substrate, and
- forming a Schottky gate on the surface of said III-V semiconductor between said source and drain
- the invention characterized in that said Schottky gate is formed by the steps comprising:
- a. depositing a layer of photoresist on the surface of said substrate, said layer of photoresist having a thickness t.sub.1 +t.sub.2,
- b. exposing a first thickness t.sub.1 of said layer of photoresist using a first photomask with a first photolithographic pattern having a rectangular shape with width w.sub.1 and length l.sub.1, with the length dimension extending along the direction separating the source and drain, said first photolithographic pattern further having at a first set of alignment marks, thereby forming a latent image of said first set of alignment marks in said first level of photoresist,
- c. aligning a second photomask to said substrate by registering a second set of alignment marks on said second photomask with said latent image of said first set of alignment marks,
- d. exposing a second thickness t.sub.2 of said layer of photoresist using a pattern having a rectangular shape with width w.sub.2 and length l.sub.2, and further where length l.sub.2 is greater than length l.sub.1,
- e. developing said layer of photoresist to produce a T-shaped feature,
- f. depositing a metal layer to fill a portion of said T-shaped feature, said metal layer having a thickness h.sub.1 +h.sub.2, where h.sub.1 is essentially equal to t.sub.1 and h.sub.2 is substantially less than t.sub.2, and
- g. dissolving away said layer of photoresist leaving a T-shaped Schottky gate.
- 8. The method of claim 7 wherein said Schottky gate transistor is a MESFET.
- 9. The method of claim 7 wherein said Schottky gate transistor is a HEMT.
- 10. The method of claim 7 in which l.sub.2 is at least twice l.sub.1.
- 11. The method of claim 7 wherein the dimensions l.sub.1, l.sub.2, h.sub.1 and h.sub.2 are related by:
- (l.sub.2 -l.sub.1).times.(h.sub.2 -h.sub.1)>0.5(l.sub.1 .times.h.sub.2)
- 12. The method of claim 11 wherein w.sub.1 is approximately equal to w.sub.2.
RELATED APPLICATION
This application is a divisional application of application Ser. No. 09/111,534, filed Jul. 8, 1998 now U.S. Pat. No. 6,042,975.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5496669 |
Pforr et al. |
Mar 1996 |
|
6042975 |
Burm et al. |
Mar 2000 |
|
Divisions (1)
|
Number |
Date |
Country |
Parent |
111534 |
Jul 1998 |
|