1. Field of the Invention
The present invention relates to a method of manufacturing a semiconductor device having metal gates.
2. Description of the Prior Art
Poly-silicon is conventionally used as a gate electrode in semiconductor devices, such as the metal-oxide-semiconductor (MOS). However, with a trend toward scaling down the size of semiconductor devices, the conventional poly-silicon gate has faced problems such as inferior performance due to boron penetration and unavoidable depletion effect which increases equivalent thickness of the gate dielectric layer, reduces gate capacitance, and worsens a driving force of the devices. Therefore, work function metals are used to replace the conventional poly-silicon gate to be the control electrode that are suitable for use as the high-K gate dielectric layer.
In a complementary metal-oxide semiconductor (CMOS) device, one of the dual work function metal gates is used in an NMOS device and the other one is alternatively used in a PMOS device. It is well-known that compatibility and process control for the dual metal gate are more complicated, meanwhile thickness and composition controls for materials used in the dual metal gate method are more precise. The conventional dual metal gate methods are categorized into gate first processes and gate last processes. In a conventional dual metal gate method applied with the gate first process, the anneal process for forming the source/drain ultra-shallow junction, and the silicide process are performed after forming the metal gate. After performing the anneal process having such strict heat budget, it is found that a flat band voltage (Vfb) does not increase or decrease linearly with decreasing EOT of the high-K gate dielectric layer. Instead, a roll-off issue is observed. Therefore, the gate last process is developed to improve the Vfb roll-off issue and avoid generating leakage current due to re-crystallization of the high-K gate dielectric layer occurring in high-temperature processes, and to widen material choices for the high-K gate dielectric layer and the metal gate in the gate first process.
In the conventional gate last process, a sacrifice gate or a replacement gate is provided and followed by performing processes used to construct a normal MOS transistor. Then, the sacrifice/replacement gate is removed to form a gate trench. Consequently, the gate trench is filled with metals according to the different electrical requirements. However, because of the complicated steps of the gate last processes, the manufacturers are devoted to simplifying the manufacturing process.
The present invention therefore provides a method of manufacturing a semiconductor device with better reliability.
According to one embodiment of the present invention, a method of manufacturing semiconductor device having metal gates is provided. First, a substrate is provided. A first conductive type transistor having a first sacrifice gate and a second conductive type transistor having a second sacrifice gate are disposed on the substrate. The first sacrifice gate is removed to form a first trench. Then, a first metal layer is formed in the first trench. The second sacrifice gate is removed to form a second trench. Next, a second metal layer is formed in the first trench and the second trench. Lastly, a third metal layer is formed on the second metal layer wherein the third metal layer is filled into the first trench and the second trench.
The method includes forming the P type work function metal layer or the N type work function metal layer respectively in the first trench or the second trench, which is then filled with the metal layer. Thus, the present invention can prevent the bad metal layer (usually Al) filling issue. Moreover, only one CMP process is needed in the present invention, so the yield of the method can be improved.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
To provide a better understanding of the presented invention, preferred embodiments will be made in detail. The preferred embodiments of the present invention are illustrated in the accompanying drawings with numbered elements.
Please refer to
As shown in
The second conductive type transistor 502 includes a second gate dielectric layer 504, a second sacrifice gate 506, a second capping layer 508, a second spacer 510, a second LDD 512 and a second source/drain 514. The embodiment of each component in the second conductive type transistor 502 is similar to that of the first conductive type transistor 402 and is not described repeatedly. In addition, the first conductive type transistor 402 and the second conductive type transistor 502 can further include other semiconductor structures which are not explicitly shown in
As shown in
As shown in
Subsequently, by using the first patterned photoresist layer 316 as a mask, a portion of the mask layer 312, the auxiliary layer 314 and the first sacrifice gate 406 not covered by the first patterned photoresist layer 316 are removed away. The above steps are accomplished by patterning the mask layer 312 and then using the patterned mask layer 312 as a mask to remove the first sacrifice gate 406. However, as the material used for the first sacrifice gate 406 typically includes poly-silicon, although the wet etching process having a better etching selectivity can stop on the first gate dielectric layer 404, the under-cut phenomenon easily occurs when using the mask layer 312 as a mask to remove the below poly-silicon. Such problem is more likely to occur in forming other semiconductor structures, such as a SRAM with a poly-silicon interface between the gate of PMOS and the gate of the NMOS. On the contrary, the dry etching step can avoid under-cut phenomenon but can not stop on the first gate dielectric layer 404, leading to the over-etching problem. Therefore, one embodiment of the present invention is to perform a dry etching process first to remove the large part of the first sacrifice gate 406 and then to perform a wet etching process to thoroughly remove the first sacrifice gate 406 and stop on the first gate dielectric layer 404. In another embodiment, please refer to
As shown in
In one embodiment of the present invention, after removing the first sacrifice gate 406, an annealing step can be performed. As a part of the CESL 306 is removed by the planarization process as shown in
Next, as shown in
As shown in
As shown in
Lastly, as shown in
After finishing the first metal gate 418 and the second metal gate 518, a contact plug forming process can be carried out, for example, a contact plug having a stress can be formed. In another embodiment, before forming the contact plug, the ILD layer 306 and the CESL 308 can be removed completely. Then, at least one CESL (not shown) can be formed on the substrate 300. By applying a UV or a heat energy, the new CESL can generate a stress, thereby enhancing the efficiency of the first conductive type transistor 402 and the second conductive type transistor 502, respectively. Another ILD layer (not shown) is then formed and at least a contact plug having appropriate stress can be formed therein.
It should be noted that the above methods present forming the high-k gate dielectric layer at first (namely, the high-K first process). However, those skilled in the art can realize that, in the present invention, it is also available to form the high-k gate dielectric layer after removing the sacrifice gate (namely, the high-K last process). For example, a high-K gate dielectric layer can be formed on the surface of the first trench 416 before forming the P type work function metal layer 318. Subsequently, the P type work function metal layer 318 and the metal layer 326 are formed on the high-K gate dielectric layer in the first trench 416. In this embodiment, the high-K gate dielectric layer and the P type work function metal layer 318 will form a U shape in their cross section. In another embodiment, it is also available to form a high-K gate dielectric layer on the surface of the second trench 516 before forming the N type work function metal layer 322. Then, the N type work function metal layer 322 and the metal layer 326 are formed on the high-K gate dielectric layer in the second trench 516. In this embodiment, the high-K gate dielectric layer and the N type work function metal layer 322 will form a U shape in their cross section. In addition, when the invention is performed in the high-k last process, the material of the dielectric layer formed under the sacrifice gate is not limited to high-k material but can include another dielectric material such as SiO2. Please refer to
As shown in
As shown in
As shown in
Lastly, a planarization process is performed to remove the P type work function metal layer 318, the N type work function metal layer 322 and the metal layer 326 outside the first trench 416 and the second trench 516. Thus, the P type work function metal layer 318 and the metal layer 326 in the first trench 416 together form a first metal gate 418 of the first conductive type transistor 402 (P-type transistor), which has a work function substantially between 4.8 eV and 5.2 eV. The N type work function metal layer 322, the P type work function metal layer 318 and the metal layer 326 in the second trench 516 together form a second metal gate 518 of the second conductive type transistor 502 (N-type transistor) which has a work function substantially between 3.9 eV and 4.3 eV.
It is one salient feature in the second embodiment that, as the P type work function metal layer 318 can also serve a good material for barrier (TiN), comparing with the first embodiment, there is no need to further form a barrier layer between the N type work function metal layer 322 and the metal layer 326 in the present embodiment. The P type work function metal layer 318 can serve both the functions of the P type work function metal layer and the barrier layer. As a result, the stack number of the metal layers in the first type conductive type transistor 402 and the second type conductive transistor 502 can be reduced and the problem of poor metal gap filling capability can be overcome.
Similarly, after forming the first metal gate 418 and the second metal gate 518, a contact plug or a CESL having appropriate stress can be formed according to the selective stress system. Besides the high-k first process described above, it is also available to provide a high-k last process in the present embodiment.
In another embodiment of the present invention, a passivating process can be carried out immediately after forming the N type work function metal layer 322 to produce a passivation structure on the surface of the N type work function metal layer 322. For example, the passivating process can be performed by utilizing ammonia (NH4OH), or a nitridation process or an oxidation process to passivate the surface of the N type work function metal layer 322. After the passivating process, the P type work function metal layer 318 or the metal layer 326 can be formed on the N type work function metal layer 322 as described in the above embodiments.
In summary, the present invention provides a method of manufacturing semiconductor device having metal gates. The method includes forming the P type work function metal layer or the N type work function metal layer respectively in the first trench or the second trench, which is then filled with the metal layer. Thus, the present invention can prevent the bad metal layer (usually Al) filling issue. Moreover, only one CMP process is needed in the present invention, so the yield of the method can be improved. Besides, considering the spiking issue of the N type work function metal layer, the present invention also provides several embodiments, including forming a barrier layer, performing a passivating process, or directly using the P type work function metal layer as the barrier layer to ameliorate the method. Furthermore, the present invention also provides using a trimmed process and an annealing process when forming the first trench and the second trench, all of which can increase the reliability of the product.
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention.
Number | Name | Date | Kind |
---|---|---|---|
6033963 | Huang | Mar 2000 | A |
6162694 | Cheek | Dec 2000 | A |
6171910 | Hobbs | Jan 2001 | B1 |
6406956 | Tsai | Jun 2002 | B1 |
6524901 | Trivedi | Feb 2003 | B1 |
6617209 | Chau | Sep 2003 | B1 |
6617210 | Chau | Sep 2003 | B1 |
6653698 | Lee | Nov 2003 | B2 |
6656764 | Wang | Dec 2003 | B1 |
6689675 | Parker | Feb 2004 | B1 |
6696327 | Brask | Feb 2004 | B1 |
6696333 | Zheng | Feb 2004 | B1 |
6709911 | Doczy | Mar 2004 | B1 |
6713358 | Chau | Mar 2004 | B1 |
6716707 | Brask | Apr 2004 | B1 |
6770568 | Brask | Aug 2004 | B2 |
6787440 | Parker | Sep 2004 | B2 |
6797622 | Brask | Sep 2004 | B2 |
6806146 | Brask | Oct 2004 | B1 |
6830953 | Hu | Dec 2004 | B1 |
6858483 | Doczy | Feb 2005 | B2 |
6867102 | Brask | Mar 2005 | B2 |
6879009 | Zheng | Apr 2005 | B2 |
6887800 | Metz | May 2005 | B1 |
6897134 | Brask | May 2005 | B2 |
6900481 | Jin | May 2005 | B2 |
6914313 | Wang | Jul 2005 | B2 |
6921711 | Cabral et al. | Jul 2005 | B2 |
6939815 | Brask | Sep 2005 | B2 |
6949769 | Hu | Sep 2005 | B2 |
6953719 | Doczy | Oct 2005 | B2 |
6967131 | Saenger | Nov 2005 | B2 |
6972225 | Doczy | Dec 2005 | B2 |
7029966 | Amos | Apr 2006 | B2 |
7045428 | Brask | May 2006 | B2 |
7056794 | Ku | Jun 2006 | B2 |
7064050 | Cabral, Jr. | Jun 2006 | B2 |
7064066 | Metz | Jun 2006 | B1 |
7112851 | Saenger | Sep 2006 | B2 |
7126199 | Doczy | Oct 2006 | B2 |
7138323 | Kavalieros | Nov 2006 | B2 |
7144783 | Datta | Dec 2006 | B2 |
7148099 | Datta | Dec 2006 | B2 |
7148548 | Doczy | Dec 2006 | B2 |
7153734 | Brask | Dec 2006 | B2 |
7153784 | Brask | Dec 2006 | B2 |
7157378 | Brask | Jan 2007 | B2 |
7160767 | Brask | Jan 2007 | B2 |
7163853 | Tu | Jan 2007 | B2 |
7166505 | Chau | Jan 2007 | B2 |
7176090 | Brask | Feb 2007 | B2 |
7176537 | Lee | Feb 2007 | B2 |
7183184 | Doczy | Feb 2007 | B2 |
7192890 | Zhou | Mar 2007 | B2 |
7196856 | Nakamura | Mar 2007 | B2 |
7208361 | Shah | Apr 2007 | B2 |
7217611 | Kavalieros | May 2007 | B2 |
7220365 | Qu | May 2007 | B2 |
7271045 | Prince | Sep 2007 | B2 |
7271083 | Tu | Sep 2007 | B2 |
7285829 | Doyle | Oct 2007 | B2 |
7316949 | Doczy | Jan 2008 | B2 |
7317231 | Metz | Jan 2008 | B2 |
7326610 | Amos | Feb 2008 | B2 |
7332439 | Lindert | Feb 2008 | B2 |
7355281 | Brask | Apr 2008 | B2 |
7365015 | Lin | Apr 2008 | B2 |
7381608 | Brask | Jun 2008 | B2 |
7384880 | Brask | Jun 2008 | B2 |
7387927 | Turkot, Jr. | Jun 2008 | B2 |
7390709 | Doczy | Jun 2008 | B2 |
7393766 | Wang | Jul 2008 | B2 |
7422936 | Barns | Sep 2008 | B2 |
7425490 | Kavalieros | Sep 2008 | B2 |
7439113 | Doczy | Oct 2008 | B2 |
7531404 | Pae | May 2009 | B2 |
7569443 | Kavalieros | Aug 2009 | B2 |
7595248 | Hattendorf | Sep 2009 | B2 |
8574990 | Liao et al. | Nov 2013 | B2 |
20050048722 | Saito et al. | Mar 2005 | A1 |
20060008954 | Kavalieros | Jan 2006 | A1 |
20070029627 | Datta | Feb 2007 | A1 |
20070037372 | Kavalieros et al. | Feb 2007 | A1 |
20070040227 | Datta | Feb 2007 | A1 |
20070141798 | Bohr | Jun 2007 | A1 |
20070262451 | Rachmady | Nov 2007 | A1 |
20090039433 | Yang | Feb 2009 | A1 |
20090087974 | Waite | Apr 2009 | A1 |
20100044783 | Chuang | Feb 2010 | A1 |
20100052066 | Yu | Mar 2010 | A1 |
20100065926 | Yeh | Mar 2010 | A1 |
20100068877 | Yeh et al. | Mar 2010 | A1 |
20100127336 | Chambers et al. | May 2010 | A1 |
20110018072 | Lin et al. | Jan 2011 | A1 |
20120256276 | Hwang et al. | Oct 2012 | A1 |
Number | Date | Country | |
---|---|---|---|
20120244669 A1 | Sep 2012 | US |