Claims
- 1. A method of making a window between oxide insulating regions of an integrated circuit structure, comprising the steps of:
- forming on a semiconductor substrate a first oxide insulating region having a sloped wall;
- after forming said first oxide insulating region, growing a second oxide insulating region on the surface of said substrate, adjacent to said first oxide insulating region, such that said sloped wall and an edge of said second oxide insulating region form a recessed area;
- etching said recessed area such that opposing walls of said first oxide insulating region and said second oxide insulating region define a window region to the surface of said substrate.
- 2. The method of claim 1, further comprising the steps of doping the substrate under at least one of said oxide insulating regions prior to said growing step.
- 3. The method of claim 1, further comprising the step of continuing said etching step to form a trench in said substrate.
- 4. The method of claim 1, further comprising the step of doping the substrate under said window region after said window region is exposed.
- 5. The method of claim 1, further comprising the step of depositing an insulating layer over said window region.
- 6. The method of claim 1, wherein said first oxide insulating region is grown by exposure to steam.
- 7. The method of claim 1, wherein said second thick insulating region is grown by exposure to steam.
- 8. The method of claim 1, wherein said sloped wall is formed by depositing a silicon nitride layer on a substrate, patterning said nitride layer to expose a pattern of first insulating areas of said substrate, and forming the first oxide insulating region by growing said oxide such that a sloped wall is formed at the junction of said first oxide insulating region and said nitride layer.
- 9. The method of claim 1 wherein said sloped wall is formed by depositing said first oxide insulating region and etching an edge of said first oxide insulating region.
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a divisional application of U.S. application Ser. No. 07/637,390, filed Jan. 4, 1991 and entitled "Self-Aligned Window at Recessed Intersection of Insulating Regions", abandoned, which is a continuation of application Ser. No. 07/295,079, filed Jan. 9, 1989 and entitled "Self-Aligned Window at Recessed Intersection of Insulating Regions", now abandoned.
This application discloses subject matter also disclosed in application Ser. No. 07/219,529, filed Jul. 15, 1988, abandoned, and owned by the present Assignee.
US Referenced Citations (2)
Number |
Name |
Date |
Kind |
5028559 |
Zdebel et al. |
Jul 1991 |
|
5120675 |
Pollack |
Jun 1992 |
|
Foreign Referenced Citations (1)
Number |
Date |
Country |
63-31124 |
Feb 1988 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Woll, S., Silicon Processing for the VLSI Era vol. 2: Process Integration, Lattice Press 1990 pp. 20-23. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
637390 |
Jan 1991 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
295079 |
Jan 1989 |
|