Claims
- 1. A method of fabricating an integrated circuit, the method comprising:
forming a barrier layer along lateral side walls and a bottom of a via aperture, the via aperture being configured to receive a via material that electrically connects a first conductive layer and a second conductive layer; and providing a ternary copper alloy via material in the via aperture to form a via.
- 2. The method of claim 1, wherein the ternary copper alloy via material includes an element with a characteristic for lowering resistance.
- 3. The method of claim 2, wherein the element with a characteristic for lowering resistance is Zinc (Zn), Silver (Ag), or Tin (Sn).
- 4. The method of claim 2, wherein the element with a characteristic for lowering resistance is one atomic percent or less of the ternary copper alloy via material.
- 5. The method of claim 2, wherein the lowered resistance is 1.8 to 2.2 μΩ cm.
- 6. The method of claim 1, wherein the ternary copper alloy via material includes an element with a characteristic for increasing grain size.
- 7. The method of claim 6, wherein the element with a characteristic for increasing grain size is Calcium (Ca) or Chromium (Cr).
- 8. The method of claim 6, wherein the element with a characteristic for increasing grain size is one atomic percent or less of the ternary copper alloy via material.
- 9. The method of claim 6, wherein the increased grain size is between 0.5 and 3 μm.
- 10. A method of using ternary copper alloy to obtain a low resistance and large grain size interconnect or via, the method comprising:
providing a first conductive layer over an integrated circuit substrate; providing a conformal layer section at a bottom and sides of a via aperture positioned over the first conductive layer to form a barrier separating the via aperture from the first conductive layer; filling the via aperture with a ternary copper alloy via material to form a ternary copper alloy via; and providing a second conductive layer over the ternary copper alloy via such that the ternary copper alloy via electrically connects the first conductive layer to the second conductive layer.
- 11. The method of claim 10, wherein the ternary copper alloy via material includes an element with a characteristic for lowering resistance of the ternary copper alloy via.
- 12. The method of claim 11, wherein the element with a characteristic for lowering resistance is Zinc (Zn), Silver (Ag), or Tin (Sn).
- 13. The method of claim 11, wherein the element with a characteristic for lowering resistance is one atomic percent or less of the ternary copper alloy via material.
- 14. The method of claim 10, wherein the ternary copper alloy via material includes an element with a characteristic for increasing grain size of the ternary copper alloy via.
- 15. The method of claim 14, wherein the element with a characteristic for increasing grain size is Calcium (Ca) or Chromim (Cr).
- 16. The method of claim 14, wherein the element with a characteristic for increasing grain size is one atomic percent or less of the ternary copper alloy via material.
- 17. A method of forming a via in an integrated circuit, the method comprising:
depositing a first conductive layer; depositing an etch stop layer over the first conductive layer; depositing an insulating layer over the etch stop layer; forming an aperture in the insulating layer and the etch stop layer; providing a barrier material at a bottom and sides of the aperture to form a barrier layer; filling the aperture with a ternary copper alloy via material to form a ternary copper alloy via; and providing a second conductive layer over the ternary copper alloy via such that the ternary copper alloy via electrically connects the first conductive layer and the second conductive layer.
- 18. The method of claim 17, wherein the ternary copper alloy via material includes copper (Cu), tin (Sn), and chromium (Cr).
- 19. The method of claim 17, wherein the ternary copper alloy via material includes copper (Cu), zinc (Zn), and chromium (Cr).
- 20. The method of claim 17, wherein the ternary copper alloy is CuAgCr, CuSnCa, CuZrCa, or CuAgCa.
- 21. The method of claim 17, wherein the ternary copper alloy via material includes an element with a characteristic for increasing grain size of the ternary copper alloy via.
- 22. The method of claim 17, wherein the ternary copper alloy via includes staffed grain boundaries.
- 23. The method of claim 17, wherein the grain size of the ternary copper alloy via is 0.5 to 3 μm.
CROSS REFERENCE TO RELATED APPLICATIONS
[0001] This application is related to U.S. patent application No. ______, Attorney Docket No. 39153/457 (G1235), entitled ULTRA-SHALLOW IMPLANTED BARRIER PRIOR TO COPPER SEED DEPOSITION; U.S. patent application No. ______, Attorney Docket No. 39153/529 (G1234), entitled USE OF ULTR-LOW ENERGY ION IMPLANTATION (ULEII) TO FORM ALLOY LAYERS IN COPPER; U.S. patent application No. ______, Attorney Docket No. 39153/474 (G1179), entitled METHOD OF INSERTING ALLOY ELEMENTS TO REDUCE COPPER DIFFUSION AND BULK DIFFUSION; U.S. patent application No. ______, Attorney Docket No. 39153/472 (G1177), entitled METHOD OF IMPLANTING COPPER BARRIER MATERIAL TO IMPROVE ELECTRICAL PERFORMANCE; and U.S. patent application No. ______, Attorney Docket No. 39153/519 (G1224), entitled USE OF MULTIPLE ELEMENTS TO FORM A ROBUST, ELECTROMIGRATION RESISTANT COPPER INTERCONNECT which are all assigned to the same assignee as this application.