This invention relates to semiconductor processing, particularly to a shallow-trench-isolation structure and the method of forming a trench with rounded upper corners.
Modern integrated-circuit technology is capable of packing a large number of individual circuit-elements near the surface of a small silicon chip. The individual elements are connected according to the circuit design by metal lines. The metal lines are imbedded in a matrix of multiple layers of metal and dielectric material. Beneath the silicon-chip surface, the circuit-elements are isolated from each other by regions of silicon dioxide to prevent unwanted electrical current passage between the circuit-elements.
The silicon dioxide regions may be formed in two techniques well known in the art of semiconductor processing. The Local Oxidation of Silicon (LOCOS) process forms the dioxide regions by thermally oxidizing a portion of the chip surface not designated for active circuit devices; the Shallow Trench Isolation (STI) process forms the dioxide regions by removing silicon from a portion of the chip surface and refilling with silicon-dioxide material where the isolation is required.
Generally speaking, LOCOS is not suitable for integrated circuits that have critical dimension smaller than 0.25 μm because of the “bird's beak” effect that allows the thermally grown silicon-dioxide region to encroach into the adjacent area where active circuit elements are to be built and the stress-induced silicon defects associated with the thermal process. The successor to LOCOS is shallow trench isolation (STI).
In a STI structure, a relatively shallow trench is first etched into the silicon substrate, which is then refilled with an insulator material. Following a short thermal-oxidation step that forms a thin film of SiO2 on the trench walls and a refilling step that deposits a SiO2 film on the chip, the surface is planarized by CMP to complete the isolation structure.
Since the bird's beak is entirely eliminated in a STI structure, smaller isolation spacing between circuit elements is possible compared with a LOCOS structure. In addition, the field oxide in STI is fully recessed, offering the potential of a completely planar surface after the isolation-structure formation.
STI significantly shrinks the area needed to isolate circuit elements and it provides better planarity. From a processing point of view, however, the formation of a STI structure that fully realizes the advantages is a little more complicated. One of the challenges lie in providing void-free, seamless gap-fill by CVD and uniform planarization by CMP; another in providing properly rounded corners at the upper edges of the trench. In the current art, void-avoidance is accomplished by the combination of using a high-density-plasma CVD (HDP-CVD) process, which includes sputter-etching action, and forming trenches with slanted sidewalls.
a and 1b depict a unit cell of a diamond-structured crystal.
Before describing the invention, a brief description of the silicon crystal structure is in order.
As shown in
Once the crystal structure is ascertained, information on the crystallographic facets can also be determined. For example, as shown in 1a, the top side of the unit cell passes through five silicon atoms—four at the four corners and one in the middle. Since each corner-atom is shared by four neighboring sides if the unit cell is repeated in the x, y, and z directions, the density of silicon atoms on the top plane is two atoms per side of the unit cell. Different planes in the crystal may have different density of silicon atoms.
Crystallographers use Miller indices to identify the various crystal-facets or crystallographic planes in a crystal. The Miller index of a crystal plane is defined by the distance and orientation of the plane relative to a set of orthogonal axes and the point of origin.
As shown in
For the same token, a (100) plane defines a vector [100] that points perpendicularly away from the plane, and <100> designates a family of vectors including the [100], [010], and [001] vectors.
The following embodiment can be better explained with the aids of Miller indices. According to one embodiment of the invention, a STI structure may be formed as follows:
As shown in
Also as shown in
Also as shown in
As shown in
Also as shown in,
As shown in
As shown in
Also as shown in
Therefore, it is desirable to pattern the trench in such a fashion that its edges align to the <100> directions (to within 10 degrees) and then etch the top portion of the trench anisotropically so that at least the sidewalls 101 near the upper corners are close to {100} planes. On the other hand, the crystallographic planes that make up the corners are necessarily of higher crystallographic indices and therefore faster oxidizing than the sidewalls. With such a configuration, the oxide film at the corners 102 is substantially thick than that at the sidewalls 101 and good corner rounding results.
The applicants also recognize that although the liner oxide may be formed by a rapid thermal oxidation (RTO) process, a furnace oxidation process in dry oxygen ambient with hydrogen chloride gas mixed therein produces a better oxide-to-silicon interface. The interface of a furnace-oxide, for example, has lower surface states density than the interface of RTO oxide.
In addition, for good oxide-thickness control, it is desirable to limit the oxidation-temperature to 900° C. or below so that the total furnace process-time stays in a reasonable range of about 20 minutes. Higher oxidation temperature may be used but the control of the oxide thickness is superior at a temperature of 900° C. or below.
One exemplary liner-oxidation process is as follows:
In as much as the present invention is subject to variations, modifications and changes in detail, it is intended that the subject matter discussed above and shown in the accompanying drawings be interpreted as illustrative and not in a limitation. For example, not all trenches in an integrated circuit chip need to be aligned to the same direction if other design considerations so dictate; the liner-oxide-growth process temperature and the gaseous mixture may vary if the thickness of the liner oxide deviates from that in the embodiment. The invention may also be applied to wafers of other orientations than (100) and to semiconductor other than silicon as long as a differentiation in oxidation rate exists between the trench-corners and the sidewalls near the corners.
This is a divisional application of application Ser. No. 10/691,843 filed Oct. 23, 2003 now U.S. Pat. No. 6,917,093 which claims priority under 35 USC 119 of provisional application Ser. No. 60/504,094 filed Sep. 19, 2003, the contents of which are herein incorporated by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
4533430 | Bower | Aug 1985 | A |
4986879 | Lee | Jan 1991 | A |
5248350 | Lee | Sep 1993 | A |
5315147 | Solomon | May 1994 | A |
5393692 | Wu | Feb 1995 | A |
5441901 | Candelaria | Aug 1995 | A |
5637529 | Jang et al. | Jun 1997 | A |
5658822 | Wu et al. | Aug 1997 | A |
5849626 | Song | Dec 1998 | A |
5885883 | Park et al. | Mar 1999 | A |
5910018 | Jang | Jun 1999 | A |
5920787 | Haskell et al. | Jul 1999 | A |
5940719 | Jang et al. | Aug 1999 | A |
6020230 | Wu | Feb 2000 | A |
6027985 | Jang et al. | Feb 2000 | A |
6074932 | Wu | Jun 2000 | A |
6150234 | Olsen | Nov 2000 | A |
6284625 | Ishisuka et al. | Sep 2001 | B1 |
6426251 | Bronner et al. | Jul 2002 | B2 |
6482715 | Park et al. | Nov 2002 | B2 |
6482718 | Shiozawa | Nov 2002 | B2 |
6537895 | Miller et al. | Mar 2003 | B1 |
6566207 | Park | May 2003 | B2 |
6566273 | Kudelka | May 2003 | B2 |
6649488 | Lee et al. | Nov 2003 | B2 |
6649489 | Chang et al. | Nov 2003 | B1 |
6653200 | Olsen | Nov 2003 | B2 |
20010038113 | Bronner et al. | Nov 2001 | A1 |
20020008080 | Song et al. | Jan 2002 | A1 |
20020063292 | Armstrong et al. | May 2002 | A1 |
20030003759 | Kudelka | Jan 2003 | A1 |
20030032299 | Ouellet | Feb 2003 | A1 |
Number | Date | Country | |
---|---|---|---|
20050208732 A1 | Sep 2005 | US |
Number | Date | Country | |
---|---|---|---|
60504094 | Sep 2003 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 10691843 | Oct 2003 | US |
Child | 11142483 | US |