Claims
- 1. A fixture for burn-in stressing and testing of a multichip module having a plurality of integrated circuit chips, said fixture comprising:
- a test substrate assembly having wiring preconfigured to electrically connect to a conductive pattern on an access surface of said multichip module to facilitate burn-in stressing and simultaneous testing of at least some integrated circuit chips in the multichip module, said conductive pattern including multiple contact pads and said wiring being preconfigured to electrically connect to at least some contact pads of said multiple contact pads, wherein said plurality of integrated circuit chips comprise a plurality of bare integrated circuit chips stacked together to form said multichip module; and
- an alignment structure for aligning said at least some contact pads of the conductive pattern on the access surface of the multichip module to said wiring of the test substrate assembly, wherein said alignment structure includes a plurality of adjustable module engaging members, said adjustable module engaging members being adapted to contact at least one edge of the multichip module for transverse positioning of the multichip module relative to the wiring of the test substrate assembly to facilitate alignment of said at least some contact pads of the conductive pattern on the access surface of the multichip module to said wiring of the test substrate assembly.
- 2. The fixture of claim 1, wherein said test substrate assembly comprises a 1:1 probe array and a test interconnect substrate, said alignment structure aligning said at least some contact pads of the conductive pattern on the access surface of the multichip module to said 1:1 probe array and said 1:1 probe array to said test interconnect substrate, said test interconnect substrate including wiring for interconnecting the at least some integrated circuit chips of the multichip module to facilitate burn-in stressing and simultaneous testing of the at least some integrated circuit chips of the multichip module.
- 3. The fixture of claim 2, wherein said alignment structure comprises an alignment collar having said plurality of adjustable module engaging members for positioning said conductive pattern on the access surface of said multichip module relative to said 1:1 probe array.
- 4. The fixture of claim 3, further comprising a temperature control assembly for burn-in stressing of said multichip module, said temperature control assembly being in thermal contact with said multichip module when said alignment structure aligns the conductive pattern on the access surface of the multichip module to the test substrate assembly.
- 5. The fixture of claim 4, wherein said alignment collar, 1:1 probe array, test interconnect substrate and temperature control assembly each include openings disposed so as to be aligned when said alignment collar with said multichip module positioned therein, 1:1 probe array, test interconnect substrate and temperature control assembly are stacked together in predefined relation, and wherein said fixture further comprises alignment dowels sized to pass through said openings and hold said test alignment collar, 1:1 probe array, test interconnect substrate, and temperature control assembly in fixed alignment when stacked together in said predefined relation.
- 6. The fixture of claim 3, further in combination with an alignment aid for positioning said multichip module within said alignment collar using said plurality of adjustable module engaging members such that when said alignment collar with said multichip module positioned therein is disposed within said fixture, said conductive pattern on said access surface of said multichip module aligns with said 1:1 probe array.
- 7. A method for burn-in stressing and testing a multichip module using the fixture of claim 1, said method comprising:
- (a) aligning said multichip module within said fixture such that at least some contact pads of a conductive pattern on an access surface of the multichip module are electrically coupled to said wiring of the test substrate assembly, wherein said aligning is accomplished using said plurality of adjustable module engaging members to transversely adjust positioning of said multichip module within said fixture relative to the wiring of the test substrate assembly; and
- (b) burn-in stressing and simultaneously testing at least some integrated circuit chips of the multichip module by providing electrical signals to the multichip module through the test substrate assembly.
Parent Case Info
This application is a division of application Ser. No. 08/497,126 filed Jun. 30, 1995 which application is now: U.S. Pat. No. 5,686,843.
US Referenced Citations (22)
Non-Patent Literature Citations (1)
Entry |
Beilstein et al., "Silicon Cube Burn-In Methodology", IBM Technical Disclosure Bulletin, vol. 37, No. 57, pp. 573-574, Jul. 1994. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
497126 |
Jun 1995 |
|