The present embodiments relate generally to memory.
Memory devices are typically provided as internal, semiconductor, integrated circuits in computers or other electronic devices. There are many different types of memory including random-access memory (RAM), read only memory (ROM), dynamic random access memory (DRAM), synchronous dynamic random access memory (SDRAM), and non-volatile (e.g., flash) memory.
Flash memory devices typically use a one-transistor memory cell that may allow for high memory densities, high reliability, and low power consumption. Changes in threshold voltage of the cells, through programming of a charge storage structure, such as floating gates, trapping layers or other physical phenomena, may determine the data state of each cell.
The memory cells may be arranged in strings of memory cells where each string may be coupled to a source. Groups of strings of memory cells (e.g., memory blocks) may all be coupled to a common source.
As the performance of computers and other electronics continues to improve, memory manufacturers may be under pressure to continue to increase the performance of memory devices. For example, reductions in memory string current and gate induced drain leakage (GIDL) might be desirable.
In the following detailed description, reference is made to the accompanying drawings that form a part hereof and in which are shown, by way of illustration, specific embodiments. In the drawings, like numerals describe substantially similar components throughout the several views. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present disclosure. The following detailed description is, therefore, not to be taken in a limiting sense.
Each memory cell 112 may comprise, for example, a floating gate transistor or a charge trap transistor, and may be a single level charge storage device or a multilevel charge storage device. The memory cells 112, the source select gate transistor 120, and the drain select gate transistor 130 are controlled by signals on their respective control gates, with the signals being provided on access lines (e.g., word lines) WL0-WL15. In one embodiment, the control gates of memory cells in a row of memory cells can at least partially form an access lines.
The source select gate transistor 120 receives a control signal source select gate that controls the source select gate transistor 120 to substantially control conduction between the string 100 and the common source 126. The drain select gate transistor 130 receives a control signal that controls the drain select gate transistor 130, so that the drain select gate transistor 130 can be used to select or deselect the string 100.
The string 100 can be one of multiple strings of memory cells in a block of memory cells in a memory device, such as a NAND-architecture flash memory device. Each string of memory cells may be formed vertically in a three-dimensional fashion such that they extend outward from a substrate as opposed to in a planar manner (e.g., horizontally along the substrate).
Subsequently described
The metal material 200 may be a pure metal or a metal silicide. In an embodiment, the metal may include one of: tungsten, tantalum, or molybdenum. In another embodiment, the metal silicide may include one of: tungsten silicide (WSix), tantalum silicide (TaSix), or molybdenum silicide (MoSix). A metal silicide may work better as a doped source metal since it may take doping better than a pure metal material.
A capping material 202 may be formed over the metal material 200. The capping material 202 may be an oxide material, a polysilicon material, or some other capping material for sealing pores in the metal material 200. If the capping material 200 is an oxide, the oxide may be used as a source select gate oxide for the source select gate transistor 120 as illustrated in
The metal material 200 can be doped 204 in order to alter its electrical properties as desired. For example, arsenic or phosphorus may be used for doping 204 the metal material to create an n-type conductor. Boron or gallium may be used to dope 204 the metal material 200 to create a p-type conductor.
An etch stop material 400 may be formed over the source select gate conductive material 300. In an embodiment, the etch stop material 400 may be a metal oxide such as aluminum oxide (Al2O3).
A stack of alternating levels of control gate material 401, 403 and insulator material 402, 404 may be formed over the etch stop material 400. For example, the control gate material 401, 403 may be a conductive material (e.g., polysilicon) and the insulator material 402, 404 may be an oxide material. The control gate material 401, 403 may be used as the control gates of the vertically formed memory cells while the insulator material 402, 404 may be used between the memory cells to isolate adjacent memory cells from each other.
The stack of materials 420 may further comprise a drain select gate insulator material 405 (e.g., oxide) and a drain select gate conductive material (e.g., conductively doped polysilicon) 406 formed over the insulating material 404 of the alternating insulator materials 402, 404. In an embodiment, the drain select gate insulator material 405 may be a drain select gate oxide and the drain select gate conductive material 406 may be a drain select gate polysilicon. Thus, a combination of the drain select gate insulator material 405 and the drain select gate semiconductor material 406 may both be referred to as drain select gate material.
A drain select gate nitride material 407 may be formed over the drain select gate semiconductor material 406. In an embodiment, the drain select gate nitride material 407 may be a nitride hard mask.
A charge storage material, such as a polysilicon material 601, may be formed (e.g., deposited) over the ONO material 600 along the sidewall of the opening 500. The polysilicon material 601 may also at least partially fill (e.g., in some cases completely filling) the recesses 501, 503. In an embodiment, the polysilicon material 601 may be used as the floating gates for each memory cell in the string of memory cells.
The opening 700 may be formed down to the metal material 200. The polysilicon material 601 lining the sidewall of the opening 700 may be removed leaving the polysilicon material 601 that fills the recesses 501, 503 to act as the floating gates (e.g., floating gate material) of the memory cells. Since etching through so much material 202, 300, 400 may use a powerful etching process, the metal material 200 may act as a better etch stop material than a polysilicon material.
The opening formed by the monolithic semiconductor liner 820 may be at least partially filled (e.g., completely filled) with an insulator material (e.g., oxide) 830. The insulator material 830 may also be formed over the monolithic semiconductor liner 820 on the top of the stack of materials. In another embodiment, the opening formed by the monolithic semiconductor liner 820 may be left hollow. This may result in subsequent fabrication steps being adjusted to compensate for the lack of support in the interior of the opening that was provided by the insulator material 830.
In the interest of brevity, most of the common steps with the embodiments of
Subsequent process steps are not shown but are substantially similar to steps shown in
An apparatus may be defined as circuitry, an integrated circuit die, a device, or a system.
One or more embodiments can provide a monolithic thin semiconductor channel in a three dimensional memory device (e.g., NAND flash). The monolithic thin semiconductor channel material may be formed within a first opening. The thin semiconductor channel material may be formed such that the channel material forms an ohmic contact with a source. A second opening, formed by the monolithic thin semiconductor channel material, may be filled with an insulator material or left hollow. The top of the monolithic thin semiconductor channel material may be connected with a conductive plug.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. Many adaptations will be apparent to those of ordinary skill in the art. Accordingly, this application is intended to cover any adaptations or variations.
This application is a continuation of U.S. patent application Ser. No. 15/221,131, filed Jul. 27, 2016, now issued as U.S. Pat. No. 10,090,317, which is a divisional of U.S. patent application Ser. No. 14/069,574, filed Nov. 1, 2013, now issued as U.S. Pat. No. 9,431,410, each of which is incorporated herein by reference in its entirety.
Number | Name | Date | Kind |
---|---|---|---|
9431410 | Sun et al. | Aug 2016 | B2 |
9437604 | Lu et al. | Sep 2016 | B2 |
10090317 | Sun et al. | Oct 2018 | B2 |
20050224346 | Holm-kennedy | Oct 2005 | A1 |
20060258091 | Deloach | Nov 2006 | A1 |
20070158736 | Arai | Jul 2007 | A1 |
20080017911 | Akahori et al. | Jan 2008 | A1 |
20080067583 | Kidoh et al. | Mar 2008 | A1 |
20090096010 | Hyun | Apr 2009 | A1 |
20090097318 | Sarin et al. | Apr 2009 | A1 |
20090262295 | Hong et al. | Oct 2009 | A1 |
20090290412 | Mouli | Nov 2009 | A1 |
20100020608 | Kamigaichi | Jan 2010 | A1 |
20100039865 | Kidoh | Feb 2010 | A1 |
20100207193 | Tanaka et al. | Aug 2010 | A1 |
20100240205 | Son | Sep 2010 | A1 |
20100295120 | Sandhu et al. | Nov 2010 | A1 |
20110002178 | Hwang et al. | Jan 2011 | A1 |
20110024818 | Ahn | Feb 2011 | A1 |
20110049608 | Kidoh et al. | Mar 2011 | A1 |
20110073866 | Kim et al. | Mar 2011 | A1 |
20110147823 | Kuk et al. | Jun 2011 | A1 |
20110233646 | Mizushima et al. | Sep 2011 | A1 |
20110248327 | Son et al. | Oct 2011 | A1 |
20110303971 | Lee et al. | Dec 2011 | A1 |
20120001249 | Alsmeier et al. | Jan 2012 | A1 |
20120068242 | Shin et al. | Mar 2012 | A1 |
20120077320 | Shim et al. | Mar 2012 | A1 |
20120132981 | Imamura et al. | May 2012 | A1 |
20120231593 | Joo et al. | Sep 2012 | A1 |
20120256247 | Alsmeier | Oct 2012 | A1 |
20130049095 | Whang et al. | Feb 2013 | A1 |
20130077380 | Sakamoto | Mar 2013 | A1 |
20130089974 | Lee et al. | Apr 2013 | A1 |
20130248974 | Alsmeier et al. | Sep 2013 | A1 |
20130270625 | Jang et al. | Oct 2013 | A1 |
20130307053 | Polishchuk et al. | Nov 2013 | A1 |
20140167131 | Lu et al. | Jun 2014 | A1 |
20140231954 | Lue | Aug 2014 | A1 |
20140264353 | Lai | Sep 2014 | A1 |
20140264547 | Kawai et al. | Sep 2014 | A1 |
20140334230 | Kwon, II | Nov 2014 | A1 |
20150123188 | Lu et al. | May 2015 | A1 |
20150123189 | Sun et al. | May 2015 | A1 |
20160336341 | Sun et al. | Nov 2016 | A1 |
20160372479 | Lu et al. | Dec 2016 | A1 |
Number | Date | Country |
---|---|---|
101211970 | Jul 2008 | CN |
105745749 | Jul 2016 | CN |
2006352104 | Dec 2006 | JP |
2008092708 | Apr 2008 | JP |
2008192708 | Aug 2008 | JP |
2009158529 | Jul 2009 | JP |
2011023586 | Feb 2011 | JP |
2012119445 | Jun 2012 | JP |
2013153382 | Aug 2013 | JP |
2013201396 | Oct 2013 | JP |
2013219239 | Oct 2013 | JP |
1020120101818 | Sep 2012 | KR |
1020130024303 | Mar 2013 | KR |
10-1896379 | Sep 2018 | KR |
WO-2015066447 | May 2015 | WO |
WO-2015066463 | May 2015 | WO |
Entry |
---|
“Chinese Application Serial No. 201480063209.0, Office Action dated Feb. 2, 2019”, W/ English Translation, 13 pgs. |
“Chinese Application Serial No. 201480063209.0, Office Action dated Mar. 2, 2018”, w/ English Translation, 18 pgs. |
“Chinese Application Serial No. 201480063209.0, Response filed Oct. 4, 2018 to Office Action dated Mar. 2, 2018”, w/ English Claims, 24 pgs. |
“European Application Serial No. 14857452.8, Communication Pursuant to Article 94(3) EPC dated Nov. 13, 2018”, 5 pgs. |
“European Application Serial No. 14857452.8, Extended European Search Report dated Jun. 7, 2017”, 7 pgs. |
“International Application Serial No. PCT/US2014/063377, International Preliminary Report on Patentability dated May 12, 2016”, 8 pgs. |
“International Application Serial No. PCT/US2014/063377, International Search Report dated Jan. 23, 2015”, 3 pgs. |
“International Application Serial No. PCT/US2014/063377, Written Opinion dated Jan. 23, 2015”, 6 pgs. |
“International Application Serial No. PCT/US2014/063407, International Preliminary Report on Patentability dated May 12, 2016”, 12 pgs. |
“International Application Serial No. PCT/US2014/063407, International Search Report dated Jan. 29, 2015”, 3 pgs. |
“International Application Serial No. PCT/US2014/063407, Written Opinion dated Jan. 29, 2015”, 10 pgs. |
“Japanese Application Serial No. 2016-526281, Office Action dated Mar. 28, 2017”, w/ English Translation, 10 pgs. |
“Japanese Application Serial No. 2016-526281, Office Action dated Sep. 26, 2017”, With English Translation, 6 pgs. |
“Japanese Application Serial No. 2016-526281, Response filed Jun. 27, 2017 to Office Action dated Mar. 28, 2017”, W/ English Claims, 16 pgs. |
“Japanese Application Serial. No. 2016-526281, Response filed Dec. 25, 2017 to Office Action dated Sep. 26, 2017”, w/ Amended Claims, 18 pgs. |
“Korean Application Serial No. 10-2016-7014682, Office Action dated Jul. 31, 2017”, With English Translation, 16 pgs. |
“Korean Application Serial No. 10-2016-7014682, Response filed Dec. 28, 2017 to Office Action dated Jul. 31, 2017”, w/English Claims, 24 pgs. |
“Chinese Application Serial No. 201480063209.0, Office Action dated Aug. 23, 2019”, w/ English Translation, 16 pgs. |
“Chinese Application Serial No. 201480063209.0, Response filed Jun. 14, 2019 to Office Action dated Feb. 2, 2019”, w/ English Claims, 21 pgs. |
“Chinese Application Serial No. 201480063209.0, Response filed Nov. 4, 2019 to Office Action dated Aug. 23, 2019”, w/ English Claims, 18 pgs. |
“European Application Serial No. 14857452.8, Response filed May 23, 2019 to Communication Pursuant to Article 94(3) EPC dated Nov. 13, 2018”, w/ English Claims, 29 pgs. |
“Chinese Application Serial No. 201480063209.0, Office Action dated May 29, 2020”, w/ English Translation, 17 pgs. |
Number | Date | Country | |
---|---|---|---|
20190131315 A1 | May 2019 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 14069574 | Nov 2013 | US |
Child | 15221131 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 15221131 | Jul 2016 | US |
Child | 16132984 | US |