Claims
- 1. A method of engaging electrically conductive pads on a semiconductor substrate having integrated circuitry fabricated therein, the method comprising the following sequential steps:providing an engagement probe of a semiconductor material comprising a plurality of electrically conductive projecting apexes positioned in proximity to one another to engage a single conductive pad coupled with the integrated circuitry; engaging the apexes with the single conductive pad; sending an electric signal between the apexes and the conductive pad to test the integrated circuitry; and removing the apexes from the conductive pad.
- 2. The method of engaging electrically conductive pads of claim 1 wherein the step of engaging comprises pressing the apexes against the single pad sufficiently to penetrate the apexes into the pad.
- 3. The method of engaging electrically conductive pads of claim 1 wherein the step of engaging comprises pressing the apexes against the single pad sufficiently to penetrate the apexes into the pad a distance of only about one-half the pad thickness.
- 4. The method of engaging electrically conductive pads of claim 1 wherein the providing further comprises providing an engagement probe having outer conductive layers upon the apexes.
- 5. The method of engaging electrically conductive pads of claim 1 wherein the providing further comprises providing an engagement probe having apexes formed as knife-edge lines.
- 6. The method of engaging electrically conductive pads of claim 1 wherein the providing further comprises providing an engagement probe having apexes formed as knife-edge lines positioned to form a polygon.
- 7. The method of engaging electrically conductive pads of claim 1 wherein the providing further comprises providing an engagement probe having apexes projecting from a stop plane.
- 8. The method of engaging electrically conductive pads of claim 1 wherein the engagement probe extends elevationally above the semiconductor substrate.
- 9. The method of engaging electrically conductive pads of claim 1 wherein a portion of the outer surface of the engagement probe defines a planar surface and the apexes extends elevationally above the planar surface.
- 10. The method of engaging electrically conductive pads of claim 1 wherein the providing of the engagement probe comprises providing the engagement probe comprised entirely of semiconductor material.
- 11. The method of engaging electrically conductive pads of claim 1 wherein the apexes comprise a semiconductor material, a conductive material and a non-conductive material intermediate the semiconductor and conductive materials.
- 12. The method of engaging electrically conductive pads of claim 1 wherein the apexes comprise a conductive material.
- 13. The method of engaging electrically conductive pads of claim 1 wherein the apexes comprise a plurality of layers comprising material other than semiconductor material.
RELATED PATENT DATA
This patent resulted from a divisional application of U.S. Patent application Ser. No. 09/267,990, filed Mar. 12, 1999, now U.S. Pat. No. 6,380,754, entitled “Engagement Probes, Removable Electrical Interconnect Apparatus and Methods of Engaging Electrically Conductive Pads on a Semiconductor Substrate”, naming Warren M. Farnworth et al. as inventors; which was a divisional application of U.S. patent application Ser. No. 08/895,764, filed Jul. 17, 1997, now U.S. Pat. No. 6,127,195, entitled “Methods of Forming an Apparatus for Engaging Electrically Conductive Pads and Method of Forming a Removable Electrical Interconnect Apparatus”, naming Warren M. Farnworth et al. as inventors; which was a continuation of U.S. patent application Ser. No. 08/621,157, filed Mar. 21, 1996, since abandoned; which was a continuation of U.S. patent application Ser. No. 08/206,747, filed Mar. 4, 1994, now U.S. Pat. No. 5,523,697, issued Jun. 4, 1996; which was divisional of U.S. patent application Ser. No. 08/116,394, filed Sep. 3, 1993, now U.S. Pat. No. 5,326,428, issued Jul. 5, 1994; the disclosures of which are incorporated by reference.
US Referenced Citations (60)
Foreign Referenced Citations (7)
Number |
Date |
Country |
329314 |
Aug 1989 |
EP |
57143838 |
Sep 1982 |
JP |
2-5540 |
Jan 1990 |
JP |
2232946 |
Sep 1990 |
JP |
53171 |
Mar 1991 |
JP |
108350 |
May 1991 |
JP |
410446 |
Jan 1992 |
JP |
Non-Patent Literature Citations (1)
Entry |
Moto'o Nakano, “A Probe for Testing Semiconductor Integrated Circuits and a Test Method Using Said Probe”, Mar. 25, 1991, Japanese Patent Office Disclosure No. Hei 3-69131, Filing No. Hei 1-205301, Filing date Aug. 8, 1989. |
Continuations (2)
|
Number |
Date |
Country |
Parent |
08/621157 |
Mar 1996 |
US |
Child |
08/895764 |
|
US |
Parent |
08/206747 |
Mar 1994 |
US |
Child |
08/621157 |
|
US |