Claims
- 1. A method of forming a semiconductor substrate, comprising the steps of:
forming a plurality of selective growth regions at spaced locations on a first substrate; forming a plurality of semiconductor layers at spaced locations on the first substrate by growing a respective semiconductor layer on each of the selective growth regions; and dividing the first substrate into a plurality of second smaller substrates that contain only a respective one of the plurality of semiconductor layers, by partitioning the first substrate at the spaces between the selective growth regions.
- 2. The method of claim 1, wherein said step of forming a plurality of semiconductor layers comprises growing a respective compound semiconductor layer on each of the selective growth regions.
- 3. The method of claim 2, wherein said step of forming a plurality of semiconductor layers comprises growing a respective gallium nitride layer on each of the selective growth regions.
- 4. The method of claim 2, wherein said step of forming a plurality of semiconductor layers comprises pendeoepitaxially growing a respective gallium nitride layer on each of the selective growth regions.
- 5. The method of claim 1, wherein said step of forming a plurality of selective growth regions comprises forming each growth region as a respective plurality of trenches in the first substrate.
- 6. The method of claim 1, wherein said step of forming a plurality of selective growth regions comprises forming a first selective growth region as a first plurality of trenches in the first substrate.
- 7. The method of claim 6, wherein said step of forming a plurality of semiconductor layers comprises epitaxially growing a first continuous semiconductor layer from sidewalls of said first plurality of trenches.
- 8. The method of claim 5, wherein said step of forming a plurality of selective growth regions comprises:
forming a first selective growth region as a first plurality of trenches in the first substrate; and forming a second selective growth region as a second plurality of trenches in the first substrate.
- 9. The method of claim 8, wherein said step of forming a plurality of semiconductor layers comprises:
epitaxially growing a first continuous semiconductor layer from sidewalls of said first plurality of trenches; and epitaxially growing a second continuous semiconductor layer from sidewalls of said second plurality of trenches.
- 10. The method of claim 9, wherein the first continuous semiconductor layer and the second continuous semiconductor layer have opposing edges that are spaced from each other by a wide trench that extends between adjacent edges of the first selective growth region and the second selective growth region.
- 11. The method of claim 10, wherein the wide trench constitutes a dicing street; and wherein said dividing step comprises dicing the first substrate along the dicing street.
- 12. The method of claim 11, wherein the wide trench is sufficiently wide to enable the first substrate to be diced without dicing the first and second continuous semiconductor layers.
- 13. The method of claim 4, wherein the first substrate comprises a gallium nitride seed layer; and wherein said step of forming a plurality of selective growth regions comprises forming a first selective growth region by selectively etching the gallium nitride seed layer to define a first plurality of trenches therein.
- 14. The method of claim 13, wherein said step of forming a plurality of semiconductor layers comprises pendeoepitaxially growing a first continuous gallium nitride layer from the gallium nitride seed layer.
- 15. The method of claim 4, wherein the first substrate comprises a gallium nitride seed layer; and wherein said step of forming a plurality of selective growth regions comprises:
forming a first selective growth region as a first plurality of trenches in the gallium nitride seed layer; and forming a second selective growth region as a second plurality of trenches in the gallium nitride seed layer.
- 16. The method of claim 15, wherein said step of forming a plurality of semiconductor layers comprises:
pendeoepitaxially growing a first continuous gallium nitride layer from sidewalls of said first plurality of trenches; and pendeoepitaxially growing a second continuous gallium nitride layer from sidewalls of said second plurality of trenches.
- 17. The method of claim 16, wherein the first continuous gallium nitride layer and the second continuous gallium nitride layer have opposing edges that are spaced from each other by a wide trench that extends between adjacent edges of the first selective growth region and the second selective growth region.
- 18. The method of claim 17, wherein the wide trench constitutes a dicing street; and wherein said dividing step comprises dicing the first substrate along the dicing street.
- 19. The method of claim 18, wherein the wide trench is sufficiently wide to enable the first substrate to be diced without dicing the first and second continuous gallium nitride layers.
- 20. A method of forming a plurality of gallium nitride substrates, comprising the steps of:
forming a plurality of trench arrays at spaced locations in a gallium nitride seed layer, each of said plurality of trench arrays spaced from another trench array by a respective dicing trench; pendeoepitaxially growing a respective gallium nitride layer on each of the trench arrays; and dividing the gallium nitride seed layer into a plurality of gallium nitride substrates by dicing the gallium nitride seed layer along a dicing street defined by a dicing trench.
- 21. The method of claim 20, wherein the plurality of trench arrays are arranged as a two-dimensional grid of trench arrays.
- 22. The method of claim 21, wherein said step of forming a plurality of trench arrays is preceded by the step of heteroepitaxially forming a gallium nitride seed layer on a substrate.
- 23. The method of claim 20, wherein said step of forming a plurality of trench arrays is preceded by the step of heteroepitaxially forming a gallium nitride seed layer on a substrate.
- 24. The method of claim 20, wherein said step of forming a plurality of trench arrays is preceded by the step of forming a gallium nitride seed layer on a substrate that comprises a material selected from the group consisting of silicon, silicon carbide and sapphire.
- 25. The method of claim 20, wherein said step of pendeoepitaxially growing a respective gallium nitride layer comprises pendeoepitaxially growing on each of the trench arrays a respective gallium nitride layer having an average defect density of less than about 105 cm−3 therein.
- 26. The method of claim 20, wherein each of the gallium nitride layers has a surface area greater than about 10,000 μm2.
- 27. A method of forming a plurality of compound semiconductor substrates, comprising the steps of:
forming a plurality of trench arrays at spaced locations in a compound semiconductor seed layer; growing a respective compound semiconductor layer on each of the trench arrays; and dividing the compound semiconductor seed layer into a plurality of compound semiconductor substrates by dicing the compound semiconductor seed layer along dicing streets extending between the plurality of trench arrays.
- 28. The method of claim 27, wherein the plurality of trench arrays are arranged as a two-dimensional grid of trench arrays.
- 29. The method of claim 27, wherein said step of forming a plurality of trench arrays is preceded by the step of heteroepitaxially forming a compound semiconductor seed layer on a substrate.
- 30. The method of claim 29, wherein said step of forming a plurality of trench arrays is preceded by the step of forming a compound semiconductor seed layer on a substrate that comprises a material selected from the group consisting of silicon, silicon carbide and sapphire.
- 31. The method claim 27, wherein said step of growing a respective compound semiconductor layer comprises pendeoepitaxially growing a respective compound semiconductor layer on each of the plurality of trench arrays.
- 32. The method claim 30, wherein said step of forming a plurality of trench arrays comprises selectively etching the compound semiconductor seed layer to define a plurality of trenches having sidewalls that expose the compound semiconductor seed layer and the substrate.
- 33. The method claim 32, wherein said step of growing a respective compound semiconductor layer comprises pendeoepitaxially growing a compound semiconductor seed layer.
- 34. A compound semiconductor substrate, comprising:
a plurality of trench arrays at spaced locations in a semiconductor seed layer, each of said plurality of trench arrays spaced from another trench array by a dicing trench; and a pendeoepitaxially grown compound semiconductor layer on each of the plurality of trench arrays.
- 35. The substrate of claim 34, wherein each of said pendeoepitaxially grown compound semiconductor layers has an average defect density therein of less than about 105 cm−3.
- 36. The substrate of claim 34, wherein each of said pendeoepitaxially grown compound semiconductor layers comprises monocrystalline gallium nitride.
- 37. The substrate of claim 36, further comprising a silicon, silicon carbide or sapphire supporting layer extending adjacent the semiconductor seed layer; and wherein each of the trenches in said plurality of trench arrays has sidewalls that extend through the semiconductor seed layer and into the supporting layer.
- 38. The substrate of claim 34, further comprising a silicon, silicon carbide or sapphire supporting layer extending adjacent the semiconductor seed layer; and wherein each of the trenches in said plurality of trench arrays has sidewalls that extend through the semiconductor seed layer and into the supporting layer.
FEDERALLY SPONSORED RESEARCH
[0001] This invention was made with Government support under Office of Naval Research Contract No. N00014-98-1-0384. The Government may have certain rights to this invention.
Continuations (1)
|
Number |
Date |
Country |
Parent |
09512242 |
Feb 2000 |
US |
Child |
09906258 |
Jul 2001 |
US |