This invention relates to methods of forming layers comprising epitaxial silicon.
Silicon is a common semiconductive material used in the fabrication of integrated circuits. Silicon can occur in crystalline and amorphous forms, and when crystalline can be monocrystalline or polycrystalline. In some instances, silicon is combined with germanium, essentially forming a silicon germanium alloy. Such materials can be doped with conductivity enhancing impurities (i.e., boron and/or phosphorus) to modify the conducting characteristics of the silicon-comprising material.
Monocrystalline silicon can be provided in bulk substrate form or otherwise grown or deposited epitaxially from an exposed monocrystalline material. Epitaxy generally involves the growth or deposition of a single or monocrystalline layer of material such that the epitaxial layer has a crystal orientation which is common to that of the material from which it is grown. One factor that determines the quality of the epitaxial silicon-comprising layer relates to the presence and quantity of crystallographic defects. Such are non-uniformities in the crystal structure of the epitaxial layer. Many of these defects are caused by defects appearing at the surface of the substrate which propagate into the layer during growth. Examples include sidewall dislocations and stacking faults. Dislocations and stacking faults can be electrically active more so than the surrounding material within the epitaxial layer due to the presence of dangling bonds. Such can lead to unnecessary recombination generation currents, lower breakdown voltages, higher current leakage and larger junction ideality factors.
One place where epitaxial silicon has been utilized is as one or more of the components in a field effect transistor. Transistor structures comprise a channel region received between a pair of source/drain regions, and a gate configured to electrically connect the source/drain regions to one another through the channel region. The transistor constructions utilized in semiconductor constructions are supported by a semiconductor substrate. The semiconductor substrate will have a primary surface which can be considered to define a horizontal direction. Transistor devices can be divided into two broad categories based upon the orientations of the channel regions relative to the primary surface of the semiconductor substrate. Specifically, transistor structures which have channel regions that are primarily parallel to the primary surface of the substrate are referred to as planar or horizontal transistor structures, and those having channel regions which are generally perpendicular to the primary surface of the substrate are referred to as vertical transistor structures. Since current flow between the source and drain regions of a transistor device occurs through the channel region, planar transistor devices can be distinguished from vertical transistor devices based upon the direction of current flow as well as on the general orientation of the channel region. Specifically, vertical transistor devices are devices in which the current flow between the source and drain regions of the devices is primarily substantially orthogonal to a primary surface of a semiconductor substrate, and planar or horizontal transistor devices are devices in which the current flow between source and drain regions is primarily parallel to the primary surface of the semiconductor substrate.
Epitaxial silicon-comprising materials have been proposed for use in channel regions of vertical transistors. Further, one or both of the source/drain areas of a vertical transistor might also comprise epitaxially grown silicon or an epitaxially grown silicon germanium alloy. Requirements for epitaxial materials within a vertically oriented channel region are typically more stringent than for the use of such material in source/drain regions of horizontally oriented field effect transistors. Further, fabrication of vertical field effect transistors typically utilizes masks of oxide, nitride or other materials for self-aligned patterning of the epitaxial silicon-comprising material during its formation. The interface of the epi with these materials can be a defect source. Further, the selective epitaxial growth of silicon for vertical transistors typically utilizes lower deposition temperatures as compared to blanket epitaxial silicon depositions. Unfortunately, the use of lower temperatures reduces surface mobility and can also result in increased defects over that of higher temperature processing. Also and regardless, thermal stress can be generated during cool-down of the substrate from the temperature at which the epitaxial silicon-comprising material was grown. This can result in crystallographic defects being generated after growth.
Further, where the epitaxial silicon-comprising material includes germanium, such has an increased tendency for defect formation on the surface during deposition due to mismatched lattice constants of silicon and germanium. These defects propagate and either terminate with other defects or at the surface. Regardless, after deposition, crystallographic defects are extremely difficult to remove or heal within the bulk epitaxially grown material or at interfaces of such material with other materials.
While the invention was motivated in addressing the above identified issues, it is in no way so limited. The invention is only limited by the accompanying claims as literally worded, without interpretative or other limiting reference to the specification, and in accordance with the doctrine of equivalents.
The invention includes methods of forming layers comprising epitaxial silicon. In one implementation, an opening is formed within a first material received over a monocrystalline material. Opposing sidewalls of the opening are lined with a second material, with monocrystalline material being exposed at a base of the second material-lined opening. A silicon-comprising layer is epitaxially grown from the exposed monocrystalline material within the second material-lined opening. At least a portion of the second material lining is in situ removed.
In one implementation, a method of forming a layer comprising epitaxial silicon includes providing an opening within a first material received over a monocrystalline material. Opposing sidewalls of the opening are lined with a second material, with monocrystalline material being exposed at a base of the second material-lined opening. A silicon-comprising layer is epitaxially grown from the exposed monocrystalline material within the second material-lined opening at a temperature greater than 200° C. After the growing, at least a portion of the second material lining is removed prior to cooling the epitaxially grown silicon-comprising material to a temperature below 200° C.
In one implementation, a method of forming a layer comprising epitaxial silicon includes providing an opening within a first material received over a monocrystalline material. The opening comprises opposing sidewalls. Opposing walls are formed within the opening and which are laterally displaced inwardly of the opposing sidewalls. A space is received between the opposing walls and the opposing sidewalls. A silicon-comprising layer is epitaxially grown between the opposing walls from monocrystalline material exposed at a base of the opening.
Other aspects and implementations are contemplated.
Preferred embodiments of the invention are described below with reference to the following accompanying drawings.
This disclosure of the invention is submitted in furtherance of the constitutional purposes of the U.S. Patent Laws “to promote the progress of science and useful arts” (Article 1, Section 8).
Exemplary first embodiment methods of forming layers comprising epitaxial silicon are initially described with reference to
An opening 16 has been provided within first material 14. An exemplary method for forming the same comprises photolithographic patterning and etch, although any existing or yet-to-be developed methods are also contemplated. For example and by way of example only, opening 16 might be provided by laser ablation, masked or maskless formation of material 14 over substrate 12, etc. In the embodiment exemplified by
Exemplary insulative materials for first material 14 include Si3N4, SiO2, and silicon oxynitride (SiOxNy). An exemplary conductive material for first material 14 includes doped carbon.
Referring to
Referring to
Referring to
Referring to
In one preferred implementation, the removing of at least a portion of second material lining 20 occurs prior to cooling the epitaxially grown silicon-comprising material to a temperature below 200° C. The removing might be conducted at a temperature the same as that of the epitaxial growing, greater than that of the epitaxial growing, or less than that of the epitaxial growing. In specific preferred implementations, the removing occurs at a temperature at or below the temperature of the epitaxial growing, preferably within 200° C. of that of the growing, more preferably within 100° C. that of the growing, and even more preferably within 50° C. of that of the growing. In one preferred implementation, the removing is at a temperature lower than that of the growing but not at lower than 600° C. With respect to such temperatures at which the removing occurs, such are most preferably conducted in situ, although such is not required.
In one implementation, the removing occurs by etching, and for example with such etching preferably being selective relative to first material 14. In the context of this document, a selective etch requires a removal rate of one material relative another at a ratio of at least 2:1. Exemplary preferred etching comprising wet etching. For example where material 14 comprises silicon nitride and material 20 comprises silicon dioxide, an exemplary wet etching chemistry for silicon dioxide which is selective to silicon and silicon nitride comprises a combination of HF, ammonium hydroxide and hydrogen peroxide. Regardless, the removing might be of only a portion of second material lining 20, or might be of all remaining of the second material lining (as shown in
By way of example only, the
Further by way of example only, the exemplary
Referring to
Exemplary additional implementations are next described with reference to
Referring to
Referring to
Referring to
Referring to
In one exemplary implementation, opposing walls 45 are comprised of a composition the same as that of first material 14, and in one exemplary preferred implementation, opposing walls 45 are of a composition consisting essentially the same as that of first material 14. Alternately by way of example only, opposing walls 45 might be comprised of a composition different from that of first material 14. Further in one exemplary implementation, and as shown, opposing walls 45 extend from monocrystalline material 12. Further as shown and described, at least some aspect of forming opposing walls 45 comprises etching in one preferred implementation. In one preferred aspect, the etching comprises etching a second material (i.e., material 34) different in composition from that of first material 14 and different in composition from that of opposing walls 45. Further in one implementation, the forming of the opposing walls comprises CMP, and in one exemplary preferred embodiment as described, comprises both etching and CMP. In one implementation, the CMP is of at least material from which the opposing walls are formed, and the etching is of at least a second material different in composition from that of the first material and different in composition from that of the opposing walls, and in one preferred implementation, with the CMP being of both the material from which the opposing walls are formed and of the second material.
Referring to
In one exemplary embodiment, at least some of opposing walls 45 are etched after the epitaxial growing, and in one embodiment all remaining of such walls are etched after the epitaxial growing, for example as depicted in
Referring to
The above exemplary
Referring to
Referring to
Referring to
Referring to
Attributes of the invention encompass methods of incorporating any of the above-described epitaxial layers into a component of a field effect transistor. By way of example only, a preferred such component comprises a channel region of a field effect transistor, and further preferably where the field effect transistor is vertically oriented. For example and by way of example only,
In compliance with the statute, the invention has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the invention is not limited to the specific features shown and described, since the means herein disclosed comprise preferred forms of putting the invention into effect. The invention is, therefore, claimed in any of its forms or modifications within the proper scope of the appended claims appropriately interpreted in accordance with the doctrine of equivalents.
Number | Name | Date | Kind |
---|---|---|---|
4526631 | Silvestri et al. | Jul 1985 | A |
4528047 | Beyer et al. | Jul 1985 | A |
4758531 | Beyer et al. | Jul 1988 | A |
4816098 | Davis et al. | Mar 1989 | A |
4847210 | Hwang et al. | Jul 1989 | A |
5039625 | Reisman et al. | Aug 1991 | A |
5073516 | Moslehi | Dec 1991 | A |
5198071 | Scudder et al. | Mar 1993 | A |
5248385 | Powell | Sep 1993 | A |
5250837 | Sparks | Oct 1993 | A |
5294286 | Nishizawa et al. | Mar 1994 | A |
5340754 | Witek et al. | Aug 1994 | A |
5460994 | Kim | Oct 1995 | A |
5599724 | Yoshida | Feb 1997 | A |
5707885 | Lim | Jan 1998 | A |
5753542 | Yamazaki et al. | May 1998 | A |
5753555 | Hada | May 1998 | A |
5763305 | Chao | Jun 1998 | A |
5786229 | Park | Jul 1998 | A |
5795809 | Gardner et al. | Aug 1998 | A |
5866930 | Saida et al. | Feb 1999 | A |
6060746 | Bertin et al. | May 2000 | A |
6064081 | Robinson et al. | May 2000 | A |
6156620 | Puchner et al. | Dec 2000 | A |
6204532 | Gambino et al. | Mar 2001 | B1 |
6297531 | Armacost et al. | Oct 2001 | B2 |
6406962 | Agnello et al. | Jun 2002 | B1 |
6436770 | Leung et al. | Aug 2002 | B1 |
6437375 | Beaman | Aug 2002 | B1 |
6448129 | Cho et al. | Sep 2002 | B1 |
6492216 | Yeo et al. | Dec 2002 | B1 |
6506638 | Yu | Jan 2003 | B1 |
6518609 | Ramesh | Feb 2003 | B1 |
6605498 | Murthy et al. | Aug 2003 | B1 |
6617226 | Suguro et al. | Sep 2003 | B1 |
6624032 | Alavi et al. | Sep 2003 | B2 |
6632712 | Ang et al. | Oct 2003 | B1 |
6642539 | Ramesh et al. | Nov 2003 | B2 |
6660590 | Yoo | Dec 2003 | B2 |
6703290 | Boydston et al. | Mar 2004 | B2 |
6713378 | Drynan | Mar 2004 | B2 |
6716687 | Wang et al. | Apr 2004 | B2 |
6716719 | Clampitt et al. | Apr 2004 | B2 |
6734082 | Zheng et al. | May 2004 | B2 |
6746923 | Skotnicki et al. | Jun 2004 | B2 |
6756625 | Brown | Jun 2004 | B2 |
6777744 | Noble | Aug 2004 | B2 |
6790713 | Horch | Sep 2004 | B1 |
6805962 | Bedell et al. | Oct 2004 | B2 |
6818533 | Chen et al. | Nov 2004 | B2 |
6855436 | Bedell et al. | Feb 2005 | B2 |
6858499 | Bol | Feb 2005 | B2 |
6860944 | Ivanov et al. | Mar 2005 | B2 |
6861158 | Bedell et al. | Mar 2005 | B2 |
6878592 | Besser et al. | Apr 2005 | B1 |
6878990 | Yoo | Apr 2005 | B2 |
6885069 | Ohguro | Apr 2005 | B2 |
6919258 | Grant et al. | Jul 2005 | B2 |
6946377 | Chambers | Sep 2005 | B2 |
7033877 | Chaudhry et al. | Apr 2006 | B2 |
7132338 | Samoilov et al. | Nov 2006 | B2 |
7132355 | Ramaswamy et al. | Nov 2006 | B2 |
7144779 | Ramaswamy et al. | Dec 2006 | B2 |
7154118 | Lindert et al. | Dec 2006 | B2 |
7199419 | Haller | Apr 2007 | B2 |
7241655 | Tang et al. | Jul 2007 | B2 |
7262089 | Abbott et al. | Aug 2007 | B2 |
7453103 | Abbott et al. | Nov 2008 | B2 |
7501760 | Ramaswamy et al. | Mar 2009 | B2 |
7528424 | Ramaswamy et al. | May 2009 | B2 |
20010010962 | Chen et al. | Aug 2001 | A1 |
20010017392 | Comfort et al. | Aug 2001 | A1 |
20010025985 | Noble | Oct 2001 | A1 |
20010041438 | Maeda et al. | Nov 2001 | A1 |
20020070430 | Oh et al. | Jun 2002 | A1 |
20020081861 | Robinson et al. | Jun 2002 | A1 |
20030027406 | Malone | Feb 2003 | A1 |
20030141278 | Chang et al. | Jul 2003 | A1 |
20030153155 | Wang et al. | Aug 2003 | A1 |
20030194496 | Xu et al. | Oct 2003 | A1 |
20030211712 | Chen et al. | Nov 2003 | A1 |
20030234414 | Brown | Dec 2003 | A1 |
20040121546 | Yoo | Jun 2004 | A1 |
20040241460 | Bedell et al. | Dec 2004 | A1 |
20050079691 | Kim et al. | Apr 2005 | A1 |
20050224800 | Lindert et al. | Oct 2005 | A1 |
20060046391 | Tang et al. | Mar 2006 | A1 |
20060081884 | Abbott et al. | Apr 2006 | A1 |
20060125044 | Haller | Jun 2006 | A1 |
20060264010 | Ramaswamy et al. | Nov 2006 | A1 |
Entry |
---|
Bashir et al., Characterization and modeling of sidewall defects in selective epitaxial growth of silicon, J. Vac. Sci. Technol. B 13(3), pp. 928-935 (May/Jun. 1995). |
U.S. Appl. No. 10/931,924, filed Sep. 1, 2004, Ramaswamy et al. |
U.S. Appl. No. 10/932,129, filed Sep. 1, 2004, Ramaswamy et al. |
U.S. Appl. No. 11/035,298, filed Jan. 12, 2005, Blomiley et al. |
Number | Date | Country | |
---|---|---|---|
20060046440 A1 | Mar 2006 | US |