Embodiments disclosed herein pertain to methods of processing polysilicon-comprising compositions.
A continuing goal in integrated circuitry fabrication is to make ever smaller and closer packed circuit components. As integrated circuitry density has increased, there is often greater reduction in the horizontal dimension of circuit components as compared to the vertical dimension. In many instances, the vertical dimension has increased. As size decreases and density increases, there is a continuing challenge to provide sufficient conductive contact area between electrically coupled circuit components particularly where that coupling is through contacting surfaces that are substantially horizontal.
Polysilicon is one material commonly used in integrated circuitry components. Polysilicon may be largely undoped or slightly doped with conductivity enhancing impurities whereby polysilicon largely functions as a semiconductive material. Alternately, polysilicon may be heavily doped with conductivity enhancing impurities to make it essentially electrically conductive. Regardless, a seam and/or voids can form in polysilicon during its deposition into spaces between tall and closely horizontally-spaced structures. For example, polysilicon can be deposited in highly conformal manners to fill void space between structures by progressing from immediately adjacent sidewalls of the structures to a central region between the structures until the void space is filled. When the structures are sufficiently close and tall, a seam or voids can form particularly in that central region as the depositing polysilicon progressing from each side joins in the middle. These seams or voids commonly form one or more wall recesses in the polysilicon when that polysilicon is subsequently anisotropically etched to produce a desired structure. Polysilicon that is elsewhere on the substrate may need to be removed at the conclusion of the anisotropic polysilicon etch. This is commonly done using an isotropic polysilicon etch. The isotropic etch tends to widen and enlarge the recesses in the polysilicon walls. This may affect continuity of the polysilicon, such as within a contact plug, and can lead to reduced contact area between the polysilicon and the underlying substrate, thereby potentially adversely effecting operation of the circuitry.
Example methods of processing a polysilicon-comprising composition in accordance with embodiments of the invention are described with reference
Substrate 14 may comprise a semiconductor substrate. In the context of this document, the term “semiconductor substrate” or “semiconductive substrate” is defined to mean any construction comprising semiconductive material, including, but not limited to, bulk semiconductive materials such as a semiconductive wafer (either alone or in assemblies comprising other materials thereon), and semiconductive material layers (either alone or in assemblies comprising other materials). The term “substrate” refers to any supporting structure, including, but not limited to, the semiconductive substrates described above. Any of the materials and/or structures described herein may be homogenous or non-homogenous, and regardless may be continuous or discontinuous over any material that such overlie. As used herein, “different composition” only requires those portions of two stated materials that may be directly against one another to be chemically and/or physically different, for example if such materials are not homogenous. If the two stated materials are not directly against one another, “different composition” only requires that those portions of the two stated materials that are closest to one another be chemically and/or physically different if such materials are not homogenous. In this document, a material or structure is “directly against” another when there is at least some physical touching contact of the stated materials or structures relative one another. In contrast, “over”, “on”, and “against” not preceded by “directly”, encompass “directly against” as well as construction where intervening material(s) or structure(s) result(s) in no physical touching contact of the stated materials or structures relative one another. Further, unless otherwise stated, each material may be formed using any suitable or yet-to-be-developed technique, with atomic layer deposition, chemical vapor deposition, physical vapor deposition, epitaxial growth, diffusion doping, and ion implanting being examples.
Example lines 12 comprise materials 16, 18, and 20. As examples, materials 16 and 18 may be electrically conductive, such as material 16 being conductively-doped polysilicon and material 18 being one or more elemental metal(s), an alloy of elemental metals, and/or conductive metal compounds. Material 20 may be dielectric. Lines 12 include laterally-outermost dielectric liners 22. Material 20 and liners 22 may be of the same or different composition, with silicon nitride and silicon dioxide being examples. An example technique of forming lines 12 is to blanket deposit materials 16, 18, and 20, followed by masking and substantially anisotropic etching selectively relative to the masking material. Dielectric liners 22 are then formed. It can be difficult to produce a desired vertical wall profile during anisotropic etching of materials 16, 18, and 20. Additionally, sidewall recessing may occur at one or more elevational locations. For example, opposing recesses 15 are shown as having been formed in material 16.
Polysilicon-comprising material 24 has been formed between lines 12. Polysilicon 24 may be conductively-doped, for example to ultimately form electrically conductive plugs or pillars interconnecting different elevation components of integrated circuitry. A seam and/or voids may form elevationally along a central portion 26 of polysilicon 24 between immediately adjacent lines 12.
Referring to
Lines 12 may be considered as comprising walls 40, and in one embodiment and as shown, which may be oriented substantially vertically. The discussion proceeds with reference to a single wall 40, hereafter referred to as a second wall, although the described processing may inherently occur with respect to multiple second walls 40. In one embodiment, first wall 36 and second wall 40 are angled (i.e., other than the straight angle) relative one another, and in one embodiment are angled orthogonally relative one another, for example as is shown. Regardless, second wall 40 comprises polysilicon. Such may result where deposited polysilicon 24 fills line recesses 15 and which is not removed when anisotropically etching polysilicon 24 to form plugs 33, for example as shown in
Referring to
For forming material 42 to be silicon nitride, example parameters for low pressure chemical vapor deposition (LPCVD) are 50 sccm dichlorosilane (DCS), 150 sccm NH3, 200 mTorr, 700° C., and deposition time sufficient to deposit from about 10 Angstroms to about 50 Angstroms. For forming material 42 to be silicon dioxide, example parameters for LPCVD are 400 sccm tetraethylorthosilicate, 1,500 sccm N2, 600 mTorr, 620° C., and deposition time sufficient to deposit from about 10 Angstroms to about 50 Angstroms.
Referring to
Example etching of a silicon nitride material 42 selectively relative to polysilicon includes plasma etching in a transformer coupled plasma (TCP) reactor using 35 sccm NF3, 200 sccm N2, 10 mTorr, 50° C., 500 W, and low or no bias power, which may achieve a silicon nitride etch rate of about 3 Angstroms per second. Another example is wet etching using 85 wt % H3PO4 at 160° C., which may achieve a silicon nitride etch rate of about 30 Angstroms per minute. Example etching of a silicon dioxide material 42 selectively relative to polysilicon includes wet etching with dilute HF (1000:1 water:HF by wt.) or 500:1 BOE (buffered oxide etchant with 500 wt. parts water) at a temperature of 25° C., which may achieve a silicon dioxide etch rate of about 1 Angstrom per second.
Referring to
In one embodiment, both material 42 that is over polysilicon 24 of second wall 40 and material 42 that is within first wall recesses 28 (e.g., as shown in
An example technique for etching polysilicon, silicon nitride, and silicon dioxide non-selectively relative one another includes plasma etching in a TCP etch chamber (e.g., with a Lam 2300 Kiyo™ reactor available from LamResearch), 150 sccm CF4, 180 sccm N2, 10 mTorr, 50° C., 550 W, and no or low bias power, which may achieve an etch rate of about 2 Angstroms per second. As another example, polysilicon and silicon nitride can be non-selectively etched relative one another by wet etching using HF (e.g., 25:1 water:HF by wt.) at 25° C., which may achieve an etch rate of about 2 Angstroms per minute.
In some embodiments of the invention, material 42 can be silicon. In such embodiments, silicon is deposited within the first wall recesses and over the already-existing polysilicon of the second wall. An example technique for depositing polysilicon includes LPCVD using 800 sccm SiH4, 80 sccm N2, 500 mTorr, and 580° C. Dopants such as phosphine, arsine, and/or diborane can be added during deposition to enhance polysilicon conductivity. Another example technique for depositing epitaxial silicon includes LPCVD using 100 sccm DCS, 95 sccm HCl, 5,000 sccm H2, 40 Torr, and 850° C.
Then, the deposited silicon that is over the second wall and that which is within the recesses is etched. Further, the polysilicon of the second wall that is under the deposited silicon is also etched. The etching of the deposited silicon removes all of the deposited silicon that is over the second wall. Again and analogously, size and geometry of the recesses and of the deposited silicon (e.g., material 42) that is within the recesses versus the deposited silicon that is over the previously formed polysilicon (e.g., polysilicon 24) can result in greater thickness removal of second wall polysilicon than removal of thickness of all first wall silicon. Any of the above described example techniques that etch polysilicon may be used.
In one embodiment, the etching of the second wall polysilicon that is under the deposited silicon removes all of the second wall polysilicon that is under the deposited silicon (e.g.,
In one embodiment, the etching of the deposited silicon removes only some of that which is within the first wall recesses (e.g., some material 42/42b/42c remains with recesses 28 after the etching). In one embodiment, the etching of the deposited silicon removes all (not shown) of the deposited silicon that is within the at least one recess. For example, no material 42/42b/42c may remain within recesses 28 at the conclusion of the etching.
In some embodiments, a method of processing a polysilicon-comprising composition comprises forming a first wall comprising at least one recess in polysilicon. A second wall comprising polysilicon is formed. Material other than polysilicon is deposited within the at least one recess and over the polysilicon of the second wall. The material is etched selectively relative to polysilicon to expose polysilicon of the second wall and to leave the material within the at least one recess in the first wall. The exposed polysilicon of the second wall is etched selectively relative to the material within the at least one recess in the first wall.
In some embodiments, a method of processing a polysilicon-comprising composition comprises forming a first wall comprising at least one recess in polysilicon. A second wall comprising polysilicon is formed. Material other than polysilicon is deposited within the at least one recess and over the polysilicon of the second wall. The material that is over the polysilicon of the second wall and that which is within the at least one recess are etched. The polysilicon of the second wall is etched. Greater thickness of second wall polysilicon is etched than any thickness, if any, of polysilicon that is etched from polysilicon walls of the recesses.
In some embodiments, a method of processing a polysilicon-comprising composition comprises forming a first wall comprising at least one recess in polysilicon. A second wall comprising polysilicon is formed. Silicon is deposited within the at least one recess and over the polysilicon of the second wall. The deposited silicon that is over the second wall and that which is within the at least one recess are etched. The polysilicon of the second wall that is under the deposited silicon is etched. The etching of the deposited silicon removes all of said deposited silicon that is over the second wall.
In compliance with the statute, the subject matter disclosed herein has been described in language more or less specific as to structural and methodical features. It is to be understood, however, that the claims are not limited to the specific features shown and described, since the means herein disclosed comprise example embodiments. The claims are thus to be afforded full scope as literally worded, and to be appropriately interpreted in accordance with the doctrine of equivalents.