Claims
- 1. A method of forming a MIS transistor comprising the steps offorming an active area region on a semiconductor substrate; forming a temporary gate stack within said active area region, the temporary gate stack comprising a top layer of a first material; forming spacers aligned with and adjacent to said temporary gate stack, said spacers comprising a second material, wherein said second material being selectively removable with respect to said first material; depositing a first dielectric layer on top of said semiconductor substrate; forming a Pre-Metal Dielectric (PMD) layer on top of said first dielectric layer; selectively removing said PMD layer at a removal rate that is higher than removal rate of said top layer, until said top layer of said temporary gate stack is exposed; removing said temporary gate stack thereby creating a cavity in said first dielectric layer, and forming at least in said cavity a stack of a high-k dielectric and a stack of at least one conductive layer.
- 2. The method as recited in claim 1 wherein said second material comprises nitride.
- 3. The method as recited in claim 1 wherein said temporary gate stack further comprises a conductive layer and an insulation layer.
- 4. The method as recited in claim 3 wherein said conductive layer is polysilicon.
- 5. The method as recited in claim 3 wherein said insulation layer is silicon oxide.
- 6. The method as recited in claim 1 wherein said first dielectric is a conformal layer.
- 7. The method as recited in claim 1 wherein said conformal layer is a PECVD deposited oxide layer.
- 8. The method as recited in claim 1 further comprising the step of depositing a second layer of said first material on top of said semiconductor substrate after the step of forming of said spacers in said second material.
- 9. The method as recited in claim 1 further comprising the steps offorming a protective layer of said first material on said first dielectric layer, depositing a second dielectric layer on said protective layer of said first material, and wherein the step of polishing said first dielectric layer until said top layer of said temporary gate stack is exposed also comprises the step of polishing said second dielectric layer until said protective layer is substantially exposed.
- 10. A method as recited in claim 9, wherein said protective layer of said first material is patterned spaced to said top layer.
- 11. A method as recited in claim 9, wherein said protective layer of said first material is patterned spaced to said top layer and to said active area region.
- 12. A method as recited in claim 1 wherein the step of forming at least in said cavity a stack of a high-k dielectric and a conductive layer, further comprises the steps ofdepositing a high-k dielectric depositing at least one conductive layer, and polishing said conductive layer untill said first dielectric layer is exposed.
- 13. A method as recited in claim 1 wherein the step of forming at least in said cavity a stack of a high-k dielectric and a conductive layer, further comprises the steps ofdepositing a high-k dielectric depositing a stack of at least one conductive layer on top of said semiconductor substrate, and etching said conductive layer wherein said etched conductive layer overlaps said cavity.
- 14. A method as recited in claim 12 wherein said stack of at least one conductive layer comprises metal.
- 15. A method as recited in claim 12 wherein said stack of at least one conductive layer comprises polysilicon.
- 16. A method as recited in claim 15 wherein said stack of at least one conductive layer further comprises tungsten.
- 17. A method of forming a metal insulator silicon (MIS) transistor, the method comprising:forming a gate stack comprising a layer of a first material on top of a semiconductor substrate; forming a plurality of sidewall spacers that are substantially aligned with and adjacent to the gate stack, the plurality of spacers comprising a second material; forming a Pre-Metal Dielectric (PMD) layer on top of said first material; selectively removing said PMD layer at a removal rate that is higher than removal rate of said first material; removing the gate stack thereby creating a cavity; and forming in at least a portion of the cavity a high-k dielectric layer and a stack of at least one conductive layer.
- 18. The method of claim 17, wherein the gate stack comprises a gate oxide layer, a polysilicon layer, and a top layer.
- 19. The method of claim 18, wherein the top layer of the gate stack comprises at least one of SiC and nitride.
- 20. The method of claim 18, wherein the second material comprises nitride.
- 21. The method of claim 17, wherein the gate stack comprises a silicon dioxide layer and a SiC top layer.
- 22. The method of claim 21, wherein the gate stack further comprises a polysilicon layer disposed between the silicon dioxide layer and the SiC top layer.
- 23. The method of claim 22, wherein the gate stack further comprises a TEOS layer disposed between the polysilicon layer and the SiC top layer.
- 24. The method of claim 17, wherein forming the PMD layer comprises covering at least a gate regions and a source-drain region, and polishing the PMD layer to expose a top layer of the gate stack.
- 25. The method of claim 24, wherein a ratio of the removal rate of the PMD layer to the removal rate of the top layer is greater than five (5).
- 26. The method of claim 24, wherein a ratio of the removal rate of the PMD layer to the removal rate of the top layer is greater than ten (10).
- 27. The method of claim 24, further comprising selectively forming polishing stop layers on the PMD layer prior to polishing.
- 28. The method of claim 27, wherein the selectively formed polishing stop layers at least partially remain following removal of a top layer and the gate stack.
- 29. The method of claim 27, wherein the selectively formed polishing stop layers are removed during removal of a top layer and the stack layer.
- 30. The method of claim 12, wherein the high-k dielectric comprises at least one of Ta2O5, BaTiO3, TiO2, CeO2, and BST.
PRIORITY
This application claims the priority of U.S. provisional application No. 60/193,854 filed on Mar. 30, 2000.
US Referenced Citations (12)
| Number |
Name |
Date |
Kind |
|
5960270 |
Misra et al. |
Sep 1999 |
A |
|
6033963 |
Huang et al. |
Mar 2000 |
A |
|
6054355 |
Inumiya et al. |
Apr 2000 |
A |
|
6087231 |
Xiang et al. |
Jul 2000 |
A |
|
6137126 |
Avanzino et al. |
Oct 2000 |
A |
|
6143593 |
Augusto |
Nov 2000 |
A |
|
6177303 |
Schmitz et al. |
Jan 2001 |
B1 |
|
6232625 |
Bartsch et al. |
May 2001 |
B1 |
|
6251763 |
Inumiya et al. |
Jun 2001 |
B1 |
|
6310367 |
Yagishita et al. |
Oct 2001 |
B1 |
|
6380039 |
Badenes et al. |
Apr 2002 |
B2 |
|
6383884 |
Shiozawa et al. |
May 2002 |
B1 |
Foreign Referenced Citations (1)
| Number |
Date |
Country |
| 0929105 |
Jul 1999 |
EP |
Non-Patent Literature Citations (2)
| Entry |
| U.S. patent application Ser. No. 09/283,709, Badenes et al., filed Apr. 1, 1999. |
| U.S. patent application Ser. No. 09/552,980, Maex et al., filed Apr. 21, 2000. |
Provisional Applications (1)
|
Number |
Date |
Country |
|
60/193854 |
Mar 2000 |
US |