The invention was made under a joint research agreement between Infineon Technologies and International Business Machines Corporation.
This invention relates generally semiconductor devices and methods, and, in particular embodiments to a mixed orientation semiconductor device and method.
Complementary metal oxide semiconductor (CMOS) is a dominant technology in semiconductor device manufacture. A CMOS device includes both n-channel (NMOS) and p-channel (PMOS) transistors. In CMOS technology, both kinds of transistors are used in a complementary way to form a current gate that forms an effective means of electrical control. Advantageously, CMOS transistors use very little power when not switching from one state to another.
It is known that the mobility of carriers is dependent on a number of factors, including the surface plane of a wafer. Conventional silicon substrates typically have a surface oriented on the (100) crystal plane. In this plane, the mobility of electrons is higher than in other crystal planes, and therefore, the source-drain current of an n-channel FET formed on the semiconductor substrate having the (100) plane provides the largest current. However, the mobility of holes is not optimized in the (100) plane, and therefore, the source-drain current of a p-channel FET formed on the semiconductor substrate having the (100) plane is inevitably small. The p-channel FET therefore fails to have desirable characteristics, even though the n-channel FET exhibits good characteristics. Hole mobility could be enhanced, especially at high electric fields, if p-channel FETs were formed on the (110) plane.
U.S. Pat. No. 5,384,473, which is incorporated herein by reference, discloses a semiconductor body having element formation surfaces with different orientations. The semiconductor body is constructed in such a manner that a first semiconductor substrate of the (100) plane is laminated to a second semiconductor substrate of the (110) plane. At least one opening is made in the first semiconductor substrate to expose the second semiconductor substrate. An n-channel transistor can be formed in the first semiconductor substrate while a p-channel transistor is formed in the second semiconductor substrate.
The paper by Yang et al., entitled High Performance CMOS Fabricated on Hybrid Substrate With Different Crystal Orientations,” 2003 IEDM, pp. 18.7.1-18.7.4, which is incorporated herein by reference, discloses a structure and technology for high performance CMOS using hybrid silicon substrates with different crystal orientations through wafer bonding and selective epitaxy. This type of mixed orientation substrate (MOS) provides a technology to boost the PMOS performance by using a (110) substrate while maintaining the NMOS performance by using (100) substrate. One of the challenges with a mixed orientation substrate lies in isolating the (110) portions of the substrate from the (100) portions of the substrate and at the same time to make the good alignment with the shallow trench isolation (STI) later on, especially for the technologies below 45 nm.
Various embodiments of the present invention provide advantages over the prior art.
In a first embodiment, a method of making a semiconductor device begins with a semiconductor wafer that includes a first semiconductor layer overlying a second semiconductor layer. A first trench is etched in the semiconductor wafer. The first trench is filled with insulating material. A second trench is etched within the first trench and through the insulating material such that insulating material remains along sidewalls of the first trench. The second trench exposes a portion of the second insulating layer. A semiconductor layer can then be grown within the second trench using the second semiconductor layer as a seed layer.
The details of one or more embodiments of the invention are set forth in the accompanying drawings and the description below. Other features and advantages of the invention will be apparent from the description and drawings, and from the claims.
For a more complete understanding of the present invention, and the advantages thereof, reference is now made to the following descriptions taken in conjunction with the accompanying drawings, in which:
The making and using of the presently preferred embodiments are discussed in detail below. It should be appreciated, however, that the present invention provides many applicable inventive concepts that can be embodied in a wide variety of specific contexts. The specific embodiments discussed are merely illustrative of specific ways to make and use the invention, and do not limit the scope of the invention.
The present invention will be described with respect to preferred embodiments in a specific context, namely a mixed crystal orientation silicon substrate used to optimize CMOS device performance. The invention may also be applied, however, to other semiconductor devices such as bipolar and BiCMOS and other semiconductors such as silicon germanium.
An exemplary structure of the present invention will be described with respect to
Referring first to
To achieve the different crystal orientations, the n-channel transistor 12 is formed in a portion 20 of substrate 18. As will be described below, the portion 20 is preferably epitaxially grown semiconductor material, the material having a crystal orientation that aligns to the crystal orientation of the substrate 18. In the preferred embodiment, substrate 18 is a (100) monocrystalline silicon substrate. Semiconductor 20 is, therefore, also (100) monocrystalline silicon and can be considered a portion of the substrate 18.
The transistors 14 and 16 are formed in portions of a semiconductor layer 22. The semiconductor layer 22 preferably (although not necessarily) has a different crystal orientation from semiconductor material 20. In the preferred embodiment, the semiconductor layer 22 is (110) silicon (and the semiconductor body 20 is (100) silicon). In another embodiment, the semiconductor layer 22 is (100) silicon and the semiconductor body 20 is (110) silicon. In other embodiments, other crystal orientations are used.
The semiconductor region 20 is separated from semiconductor regions 22 by isolation regions 26. Isolation regions 26 are preferably formed from an oxide (e.g., silicon dioxide) but other materials can alternatively be used. As will be discussed below, one advantageous feature of various embodiments of the invention is that the isolation regions 26 and grown semiconductor region 20 are formed in single process module, which simplifies fabrication of the device 10.
A preferred embodiment process for forming a structure of the present invention will now be described with reference to
Referring first to
The semiconductor layer 22 overlies the semiconductor layer 18. In the preferred embodiment, the semiconductor layer 22 is formed from a different crystal orientation semiconductor as compared to the layer 18. For example, in the preferred embodiment the substrate 18 is a (100) bulk silicon substrate and the layer 22 is (110) silicon layer. In another embodiment, these can be reversed, i.e., the substrate 18 is a (110) silicon substrate and the layer 22 is a (100) silicon layer. In yet other embodiments, other crystal orientations or semiconductor materials are used. For example, it is not necessary that the layer 18 and the layer 22 be the same material.
The semiconductor layer 22 can be formed in a variety of ways. For example, the semiconductor layer 22 can be bonded or laminated to the substrate 18. For example, a donor wafer that includes the silicon layer 22 can be bonded to a target wafer 18. During a wafer separation process, such as the Smartcut™ process, a splitting plane in one silicon wafer is defined by hydrogen implantation close beneath the oxide layer. Bonding of the donor wafer to the target wafer and subsequent separation at the pre-defined plane, results in a thin remaining layer of single crystalline silicon 22 on top of the substrate 18. A substrate illustrated in
Referring next to
The semiconductor layer 22 is then etched, preferably to expose underlying semiconductor layer 18. The trench 28 can be formed by a reactive ion etch process, as an example. In the illustrated embodiment, the etch process also removes a portion of the layer 18. This feature is not necessary. The etch could stop at the top surface of the layer 18. In another embodiment, the etch could stop before reaching the top surface of layer 18. In this case, a subsequent etch would be performed to expose the layer 22. For example, the etch illustrated in
As noted above, the exposed portions of semiconductor layer 22 are removed using the remaining portions of the hard mask layer 24 as a mask. This removal can be done by anisotropic etching. In an embodiment that is not illustrated, the hard mask layer 24 can be replaced with a photoresist.
Referring next to
Turning now to
As illustrated in
In a first embodiment, in
In a second embodiment, a chemical treatment can be performed to smooth the surface 34. For example, a chemical treatment can be performed to oxidize the surface 34. This oxide 29 can then be removed using an appropriate etch, e.g., a HF etch. For example, less than 10 nm of silicon, e.g., about 3 nm of silicon, can be removed using this process. This cycle can be repeated as necessary to create the desired surface.
In one embodiment, the KOH etch is used for the (100) Si surface treatment before the epitaxial growth (shown in
Referring next to
In the preferred embodiment, the layer 20 is grown to a level that extends past the top surface of the upper layer 22. As shown in
While it is preferable that the active areas 20/22 and isolation regions 26 are co-planar, this is not required. The planarization step is preferably performed using a chemical-mechanical polish (CMP). Other planarization techniques, such as etch back, can alternatively be used. In an alternate embodiment, a thermal oxide (not shown) can be grown over the active areas 20/22 and then removed to create a fresh silicon surface. Other alternatives include the post thermal anneal to remove the defects and improve the top silicon layer quality.
The structure of
An alternate embodiment is illustrated in
In another embodiment, illustrated by the resultant structure of
While this invention has been described with reference to illustrative embodiments, this description is not intended to be construed in a limiting sense. Various modifications and combinations of the illustrative embodiments, as well as other embodiments of the invention, will be apparent to persons skilled in the art upon reference to the description. It is therefore intended that the appended claims encompass any such modifications or embodiments.
This is a divisional application of U.S. application Ser. No. 11/317,737, entitled “Mixed Orientation Semiconductor Device and Method” which was filed on Dec. 23, 2005 and is incorporated herein by reference.
Number | Name | Date | Kind |
---|---|---|---|
3476991 | Mize et al. | Nov 1969 | A |
3603848 | Sato et al. | Sep 1971 | A |
3612960 | Takeishi et al. | Oct 1971 | A |
3634737 | Maeda et al. | Jan 1972 | A |
4507158 | Kamins et al. | Mar 1985 | A |
4768076 | Aoki et al. | Aug 1988 | A |
4857986 | Kinugawa | Aug 1989 | A |
4878957 | Yamaguchi et al. | Nov 1989 | A |
5045966 | Alter | Sep 1991 | A |
5110755 | Chen et al. | May 1992 | A |
5384473 | Yoshikawa et al. | Jan 1995 | A |
5593915 | Ohoka | Jan 1997 | A |
5610083 | Chan et al. | Mar 1997 | A |
5688893 | Rahman et al. | Nov 1997 | A |
5770484 | Kleinhenz | Jun 1998 | A |
5994188 | Disney | Nov 1999 | A |
6017801 | Youn | Jan 2000 | A |
6214694 | Leobandung et al. | Apr 2001 | B1 |
6294803 | Gil | Sep 2001 | B1 |
6346451 | Simpson et al. | Feb 2002 | B1 |
6346846 | Bertin et al. | Feb 2002 | B1 |
6436748 | Forbes et al. | Aug 2002 | B1 |
6555891 | Furukawa et al. | Apr 2003 | B1 |
6815277 | Fried et al. | Nov 2004 | B2 |
6835981 | Yamada et al. | Dec 2004 | B2 |
6900503 | Oh et al. | May 2005 | B2 |
6902962 | Yeo et al. | Jun 2005 | B2 |
6967132 | Gonzalez et al. | Nov 2005 | B2 |
6972478 | Waite et al. | Dec 2005 | B1 |
7023055 | Ieong et al. | Apr 2006 | B2 |
7023057 | Ieong et al. | Apr 2006 | B2 |
7087965 | Chan et al. | Aug 2006 | B2 |
7193878 | Kwak et al. | Mar 2007 | B2 |
7208815 | Chen et al. | Apr 2007 | B2 |
7298009 | Yan et al. | Nov 2007 | B2 |
7329923 | Doris et al. | Feb 2008 | B2 |
7381624 | Wei et al. | Jun 2008 | B2 |
7388278 | Holt et al. | Jun 2008 | B2 |
7429506 | Passlack | Sep 2008 | B2 |
7432149 | Wu et al. | Oct 2008 | B2 |
7439108 | Hsu et al. | Oct 2008 | B2 |
7439542 | Yang | Oct 2008 | B2 |
7678622 | Yan et al. | Mar 2010 | B2 |
20020132432 | Blanchard | Sep 2002 | A1 |
20020146888 | Ryu et al. | Oct 2002 | A1 |
20040020518 | DeYoung et al. | Feb 2004 | A1 |
20040070045 | Suguro et al. | Apr 2004 | A1 |
20040082164 | Chen et al. | Apr 2004 | A1 |
20040082165 | Kuroi et al. | Apr 2004 | A1 |
20040121507 | Bude et al. | Jun 2004 | A1 |
20040178452 | Miyasaka | Sep 2004 | A1 |
20040180496 | Hsiao et al. | Sep 2004 | A1 |
20040195646 | Yeo et al. | Oct 2004 | A1 |
20040253773 | Kang | Dec 2004 | A1 |
20040256700 | Doris et al. | Dec 2004 | A1 |
20050006704 | Ning et al. | Jan 2005 | A1 |
20050093077 | Ieong et al. | May 2005 | A1 |
20050093104 | Ieong et al. | May 2005 | A1 |
20050104098 | Yasuoka et al. | May 2005 | A1 |
20050116290 | de Souza et al. | Jun 2005 | A1 |
20050236687 | Chan et al. | Oct 2005 | A1 |
20060049460 | Chen et al. | Mar 2006 | A1 |
20060113282 | Chang et al. | Jun 2006 | A1 |
20060151787 | Chen | Jul 2006 | A1 |
20060292770 | Wu et al. | Dec 2006 | A1 |
20070069294 | Chidambarrao | Mar 2007 | A1 |
20070072377 | Passlack | Mar 2007 | A1 |
20070145481 | Tilke et al. | Jun 2007 | A1 |
20070148921 | Yan et al. | Jun 2007 | A1 |
20080026520 | Yan et al. | Jan 2008 | A1 |
20130320401 | Yan | Dec 2013 | A1 |
Number | Date | Country |
---|---|---|
10 2006 028 224 | Dec 2006 | DE |
0 852 416 | Jul 1998 | EP |
9-148426 | Jun 1907 | JP |
60-60734 | Apr 1985 | JP |
60-257541 | Dec 1985 | JP |
61-18148 | Jan 1986 | JP |
2-142117 | May 1990 | JP |
3-16150 | Jan 1991 | JP |
H0745526 | Feb 1995 | JP |
2001-015591 | Jan 2001 | JP |
2003-100861 | Apr 2003 | JP |
2003-203968 | Jul 2003 | JP |
2003-289141 | Oct 2003 | JP |
07045526 | Feb 2007 | JP |
Entry |
---|
Yang, M., et al., “High Performance CMOS Fabricated on Hybrid Substrate with Different Crystal Orientations,” IEDM, 2003, pp. 453-456. |
Sheikh, F., et al., The Impact of Device Orientation on Width-Quantized FinFET Circuits, IEE 241, Spring 2004, pp. 1-6. |
Yang, J., et al., “Edge Transistor Elimination in Oxide Trench Isolated N-Channel Metal-Oxide-Semiconductor Field Effect Transistors,” 2001 American Vacuum Society, Feb. 5. |
Japanese Office Action with English Translation (Notification of Reasons for Refusal), Mailing Date: Feb. 1, 2011, Patent Application Number: Tokugan 2007-520799, 8 pages. |
Wolf, S., et al., “Silicon Processing for the VLSI Era,” vol. 1, Prcess Technology, 2000, pp. 189-202 and 265. Lattice Press, Sunset Beach, CA. |
Number | Date | Country | |
---|---|---|---|
20130320401 A1 | Dec 2013 | US |
Number | Date | Country | |
---|---|---|---|
Parent | 11317737 | Dec 2005 | US |
Child | 13962755 | US |