Claims
- 1. A semiconductor commutator comprising:
- a substrate;
- a first monocrystalline semiconductor region arranged on said substrate;
- a second monocrystalline semiconductor region arranged adjacent to said first monocrystalline semiconductor region on said substrate, a grain boundary being formed between said first monocrystalline semiconductor region and said second monocrystalline semiconductor region, said first monocrystalline semiconductor region having a first region of a first conductivity type and a second region of a second conductivity type opposite to the first conductivity type and adjacent to said grain boundary, said second monocrystalline semiconductor region being of the second conductivity type, said first and second conductivity regions forming a junction therebetween, wherein said grain boundary is positioned outside a depletion region formed at the junction at a distance within a minority carrier diffusion length from an edge of the depletion region; and
- electrodes respectively provided on said first conductivity region of said first monocrystalline semiconductor region and said second monocrystalline semiconductor region so that carriers flowing between said electrodes pass through said grain boundary.
- 2. A commutator according to claim 1, wherein a main surface of at least one of said first and second monocrystalline semiconductor regions is arranged perpendicular to said grain boundary.
- 3. A commutator according to claim 1, wherein a plurality of said first and second monocrystalline regions are formed in a two-dimensional matrix and a plurality of grain boundaries are formed therebetween in a lattice configuration, and wherein said first conductivity regions of said first monocrystalline semiconductor regions are alternately disposed within the lattice in a zigzag configuration.
- 4. A commutator according to claim 1, wherein the first conductivity type is n-type.
- 5. A commutator according to claim 1, wherein the minority carrier is a hole.
- 6. A commutator according to claim 1, wherein said first and second monocrystalline semiconductor regions are formed on a nucleation surface of said substrate.
- 7. A commutator according to claim 6, wherein said nucleation surface is made of Si.sub.3 N.sub.4.
- 8. A commutator according to claim 1, wherein said first and second monocrystalline semiconductor regions are respectively formed on a plurality of nucleation surfaces.
- 9. A commutator according to claim 1, wherein said grain boundary is parallel to said junction.
Priority Claims (1)
Number |
Date |
Country |
Kind |
63-262930 |
Oct 1988 |
JPX |
|
Parent Case Info
This application is a division of application Ser. No. 08/347,164 filed Nov. 23, 1994, which is a continuation of application Ser. No. 07/998,761 filed Dec. 29, 1992, now abandoned, which was a continuation of application Ser. No. 07/665,592 filed Mar. 6, 1992, now abandoned, which was a division of application Ser. No. 07/422,762 filed Oct. 17, 1989, now U.S. Pat. No. 5,034,782, issued Jul. 23, 1991.
US Referenced Citations (8)
Foreign Referenced Citations (1)
Number |
Date |
Country |
0178447 |
Apr 1986 |
EPX |
Divisions (2)
|
Number |
Date |
Country |
Parent |
347164 |
Nov 1994 |
|
Parent |
422762 |
Oct 1989 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
998761 |
Dec 1992 |
|
Parent |
665592 |
Mar 1992 |
|