Claims
- 1. A metal oxide semiconductor transistor, comprising:
a substrate having two doped regions located therein; a gate electrode configured on said substrate between said two doped regions; a gate dielectric separating said gate electrode from said substrate; two isolating separating layers of silicon nitride disposed on said substrate; conductive structures; and isolating structures; said gate electrode having two opposite lateral surfaces; each one of said two opposite lateral surfaces of said gate electrode being provided with a respective one of said isolating structures; said gate electrode and said doped regions being configured between said two isolating separating layers; said two isolating separating layers being situated at a distance away from said gate electrode; said two doped regions having boundary surfaces; each one of said boundary surfaces located between said gate electrode and a respective one of said two isolating separating layers; each one of said conductive structures being disposed on a respective one of said two isolating separating layers; and each one of said conductive structures laterally protruding beyond said respective one of said two isolating separating layers to adjoin a respective one of said isolating structures and a respective one of said boundary surfaces.
- 2. The metal oxide semiconductor transistor according to claim 1, wherein said conductive structures consist substantially of doped silicon.
- 3. The metal oxide semiconductor transistor according to claim 2, wherein said conductive structures consist substantially of doped silicon.
- 4. A method for producing a metal oxide semiconductor transistor, which comprises:
forming a gate dielectric on a substrate; forming a gate electrode on the gate dielectric; subsequent to forming the gate electrode, forming spacing structures at two opposite lateral surfaces of the gate electrode; performing a nitridation step such that a layer of silicon nitride is formed on the substrate beneath the spacing structures but not on the spacing structures; forming first portions of conductive structures on exposed portions of the layer of silicon nitride by selectively epitaxially growing silicon; removing the spacing structures and portions of the layer of silicon nitride located beneath the spacing structures, thereby forming two separating layers from the layer of silicon nitride; providing at least each of the two opposite lateral surfaces of the gate electrode with a respective isolating structure; forming each one of the conductive structures on a respective one of the two separating layers such that each one of the conductive structures protrudes laterally beyond the respective one of the two separating layers beneath it, adjoins the isolating structure on a respective one of the two opposite lateral surfaces of the gate electrode, and adjoins a portion of the substrate that is located between the gate electrode and the respective one of the two separating layers; using the two separating layers and the gate electrode as masks while incorporating dopant into the substrate to form a first doped region in a portion of the substrate that adjoins the one of the conductive structures on one of the two separating layers and to form a second doped region in a portion of the substrate that adjoins the conductive structure on another one of the two separating layers; and forming second portions of the conductive structures by selectively epitaxially growing silicon.
- 5. The method according to claim 4, which comprises forming the spacing structures as spacers by depositing and etching-back a material.
- 6. The method according to claim 5, which comprises:
performing the step of incorporating the dopant into the substrate by:
doping the conductive structures with the dopant; and using the two separating layers as diffusion barriers while performing a tempering step such that a portion of the dopant diffuses into the substrate from the conductive structures to form the first doped region and the second doped region.
- 7. The method according to claim 4, which comprises:
performing the step of incorporating the dopant into the substrate by:
doping the conductive structures with the dopant; and using the two separating layers as diffusion barriers while performing a tempering step such that a portion of the dopant diffuses into the substrate from the conductive structures to form the first doped region and the second doped region.
- 8. The method according to claim 7, which comprises performing the step of doping the conductive structures by implanting the dopant with an energy such that a maximum concentration of the dopant occurs near the two separating layers.
- 9. The method according to claim 8, which comprises performing the step of doping the conductive structures in situ during a selective epitaxy step.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 199 43 114.0 |
Sep 1999 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation of copending International Application PCT/DE00/03062, filed Sep. 5, 2000, which designated the United States.
Continuations (1)
|
Number |
Date |
Country |
| Parent |
PCT/DE00/03062 |
Sep 2000 |
US |
| Child |
10095242 |
Mar 2002 |
US |