1. Field of the Invention
The present invention relates generally to a MOS transistor and a process thereof, and more specifically to a MOS transistor having a metal gate and a process thereof.
2. Description of the Prior Art
Poly-silicon is conventionally used as a gate electrode in semiconductor devices, such as the metal-oxide-semiconductor (MOS). With the trend towards scaling down the size of semiconductor devices, however, conventional poly-silicon gates face problems such as lower performances due to boron penetration and unavoidable depletion effect. This increases the equivalent thickness of the gate dielectric layer, reduces gate capacitance, and weakens a driving force of the devices. Therefore, work function metals that are suitable to be used as high-K gate dielectric layers are used to replace the conventional poly-silicon gates to serve as control electrodes.
The present invention provides a MOS transistor and a process thereof, which forms a transitional layer having the properties of a work function layer by diffusing a low resistivity material into a wetting layer, therefore having no work function layers formed in the MOS transistor.
The present invention provides a MOS transistor including a gate structure located on a substrate. The gate structure includes a wetting layer, a transitional layer and a low resistivity material from bottom to top, wherein the transitional layer has the properties of a work function layer, and the gate structure does not have any work function layers.
The present invention provides a MOS transistor process including the following steps. A gate structure is formed on a substrate, and the gate structure includes a wetting layer, a transitional layer and a low resistivity material from bottom to top, wherein the transitional layer is formed by the low resistivity material diffusing into the wetting layer, and the transitional layer has the properties of a work function layer, and the gate structure does not have any work function layers.
According to the above, the present invention provides a MOS transistor and a process thereof, which forms a wetting layer and a low resistivity material, and then a transitional layer is therefore formed between the wetting layer and the low resistivity material by ingredients of the low resistivity material diffusing into the wetting layer. The transitional layer has the properties of a work function layer, therefore not needing any work function layers to be formed in the MOS transistor. This way, the MOS transistor and process thereof can solve problems of filling difficulties and reduce the processing costs.
These and other objectives of the present invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Embodiments applying a gate-last for high-k first process paired with the present invention are presented in the following; however, in another embodiment, the present invention may also be paired with a gate-last for high-k last process, but it is not limited thereto.
A buffer layer (not shown), a gate dielectric layer (not shown), a bottom barrier layer (not shown), a sacrificial electrode layer (not shown) and a cap layer (not shown) are sequentially formed from bottom to top and cover the substrate 110. The cap layer (not shown), the sacrificial electrode layer (not shown), the bottom barrier layer (not shown), the gate dielectric layer (not shown) and the buffer layer (not shown) are patterned to form a buffer layer 122, a gate dielectric layer 124, a bottom barrier layer 126, a sacrificial electrode layer 128 and a cap layer 129 on the substrate 110. This means that a sacrificial gate G including the buffer layer 122, the gate dielectric layer 124, the bottom barrier layer 126, the sacrificial electrode layer 128 and the cap layer 129 is formed.
The buffer layer 122 may be an oxide layer, which may be formed through a chemical oxide process or a thermal oxide process, but it is not limited thereto. The buffer layer 122 is located between the gate dielectric layer 124 and the substrate 110 to buffer the gate dielectric layer 124 and the substrate 110. A gate-last for high-k first process is applied in this embodiment, so that the gate dielectric layer 124 is a gate dielectric layer having a high dielectric constant, which may be the group selected from hafnium oxide (HfO2), hafnium silicon oxide (HfSiO4), hafnium silicon oxynitride (HfSiON), aluminum oxide (Al2O3), lanthanum oxide (La2O3), tantalum oxide (Ta2O5), yttrium oxide (Y2O3), zirconium oxide (ZrO2), strontium titanate oxide (SrTiO3), zirconium silicon oxide (ZrSiO4), hafnium zirconium oxide (HfZrO4), strontium bismuth tantalite (SrBi2Ta2O9, SBT), lead zirconate titanate (PbZrxTi1-xO3, PZT) and barium strontium titanate (BaxSr1-xTiO3, BST), but it is not limited thereto. In another embodiment, as a gate-last for high-k last process is applied, the gate dielectric layer 124 will be removed in later processes and then a gate dielectric layer having a high dielectric constant is formed. Therefore, the material of the gate dielectric layer 124 may be just a sacrificial material suitable for being removed in later processes. Perhaps, the gate dielectric layer 124 may not be formed, and a gate dielectric layer having a high dielectric constant may be formed as a gate dielectric layer instead after the sacrificial electrode layer 128 is removed. The bottom barrier layer 126 is located on the gate dielectric layer 124, which may be a single layer structure or a multilayer structure composed of tantalum nitride (TaN) or titanium nitride (TiN) etc. The sacrificial electrode layer 128 may be made of polysilicon, but it is not limited thereto. The cap layer 129 may be a single layer or a multilayer composed of a nitride layer or an oxide layer etc used for being a patterned hard mask.
A spacer 130 is formed on the substrate 110 beside the sacrificial gate G. An ion implantation process is performed to automatically align and form a source/drain 140 in the substrate 110 beside the spacer 130. The spacer 130 may be a single layer or a multilayer composed of silicon nitride or silicon oxide etc. A salicide process may be selectively performed to form a metal silicide (not shown) on the source/drain 140. A contact etch stop layer (CESL) 150 may be selectively formed to cover the gate structure G, the spacer 130 and the substrate 110. Moreover, a liner may be formed and an ion implantation process may be performed to form a lightly doped source/drain (not shown) before the ion implantation process is performed to form the source/drain 140.
An interdielectric layer (not shown) covers the substrate 110 and the sacrificial gate G. Then, the interdielectric layer (not shown) is planarized until the contact etch stop layer (CESL) 150 and the cap layer 129 above the sacrificial electrode layer 128 are removed. So, an interdielectric layer 160 is formed and the sacrificial electrode layer 128 is exposed as shown in
The bottom barrier layer 126 is removed, and then a U-shaped bottom barrier layer 126′ is formed to cover the gate dielectric layer 124 and the interdielectric layer 160 as shown in
As shown in
As shown in
According to the above, the metal gate M1 of the present invention includes a stacked structure composed of the buffer layer 122, the gate dielectric layer 124, the U-shaped bottom barrier layer 126″, the etching stop layer 127′, the work function layer 172′, the top barrier layer 174′, the wetting layer 176′ and the low resistivity material 178′. As sizes of semiconductor components shrink, these layers formed in the recess r would lead to filling difficulties of the low resistivity material 178′ caused by too small remaining opening of the recess r. Besides, many processes must be performed to respectively form these layers, resulting in high processing costs.
Therefore, the second embodiment of the present invention is presented to further improve the problems of filling difficulties of the first embodiment and simplify the processing flow so as to reduce the processing costs.
After the recess r is formed and the bottom barrier layer 126 is exposed, the bottom barrier layer 126 is removed and a U-shaped bottom barrier layer 126′ is formed to cover the gate dielectric layer 124 and the interdielectric layer 160 as shown in
As shown in
As shown in
According to the above, a MOS transistor can be formed by applying said MOS transistor process, and has the metal gate M2 (or may be named as a gate structure) on the substrate 110 as shown in
Furthermore, the electrical parameters of transistors such as work functions can be changed by adjusting the thicknesses or the materials of the U-shaped bottom barrier layer 126′, the etching stop layer 127, the top barrier layer 274′, the wetting layer 276′, the transitional layer 290′ and the low resistivity material 280′. For example, the quantities of the ingredients of the low resistivity material 280′ diffusing into the U-shaped bottom barrier layer 126′, the etching stop layer 127, the top barrier layer 274′ or even downward to the gate dielectric layer 124 can be controlled by adjusting the thicknesses or the materials of the U-shaped bottom barrier layer 126′, the etching stop layer 127 and the top barrier layer 274′. Therefore, the electrical parameters of the transistors such as the work functions, the Equivalent Oxide Thickness (EOT) or the leakage current density (Jg) or etc, can be changed. When the ingredients of the low resistivity material 280′ diffuse down to the gate dielectric layer 124, circuit leakage occurs. Thus, it is preferred to control the ingredients of the low resistivity material 280′ to just diffuse down to the U-shaped bottom barrier layer 126′ or the etching stop layer 127 without diffusing further downwards. Preferably, it is better to increase the thickness of the etching stop layer 127 than to increase the thickness of the U-shaped bottom barrier layer 126′ or the top barrier layer 274′ since the work functions values will be modified to values inversely proportional to the needs. The method of thickening the etching stop layer 127 may include adding the processing cycles as the etching stop layer 127 is formed by an atomic layer deposition (ALD) process. Moreover, as the material of the top barrier layer 274′ is titanium nitride, the content of the ingredients above, such as metal diffusing downwards, can be controlled by adjusting the ratio of nitrogen and titanium, so that the electrical parameters, such as work functions, can be changed. Moreover, since the downwards diffusion of the ingredients above the U-shaped bottom barrier layer 126′ or the etching stop layer 127 can be avoided by adjusting the U-shaped bottom barrier layer 126′ or the etching stop layer 127, the top barrier layer 274′ can be omitted to further reduce the processing costs and overcome filling difficulties.
To summarize, the present invention provides a MOS transistor and a process thereof that forms a wetting layer and a low resistivity material, and then a transitional layer is formed between the wetting layer and the low resistivity material by diffusing ingredients of the low resistivity material into the wetting layer, wherein the transitional layer has the properties of a work function layer, so that no work function layers is formed in the MOS transistor. This way, the MOS transistor and its process thereof can overcome filling difficulties and reduce the processing costs. Moreover, the electrical parameters of the transistor such as work function, Equivalent Oxide Thickness (EOT) or leakage current density (Jg) can be changed by adjusting the materials and the thicknesses of the bottom barrier layer, the etching stop layer, the top barrier layer, the wetting layer, the transitional layer and the low resistivity material.
Furthermore, the top barrier layer and the wetting layer of the present invention can be formed in-situ. For instance, as the top barrier layer is a titanium nitride layer and the wetting layer is a titanium layer, a deposition process such as a physical vapor deposition (PVD) process can be performed to form the titanium nitride layer by importing nitrogen gas while plating titanium firstly, and then form the titanium layer by stopping importing nitrogen gas while keeping plating titanium. By doing this, the thickness of the top barrier layer plus the wetting layer can be reduced and the top barrier layer oxidized before the wetting layer is formed can be avoided.
Although the U-shaped bottom barrier layer 126″, the etching stop layer 127′, the top barrier layer 274′, the wetting layer 276′, the transitional layer 290′ and the low resistivity material 280′ all have co-planar (aligned) top surfaces, it is noted that an etching back process can be performed upon one or more of these films after their formation and before the chemical mechanical polishing process mentioned in regard to
Those skilled in the art will readily observe that numerous modifications and alterations of the device and method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Number | Name | Date | Kind |
---|---|---|---|
6066533 | Yu | May 2000 | A |
6492217 | Bai | Dec 2002 | B1 |
6552377 | Yu | Apr 2003 | B1 |
6696345 | Chau | Feb 2004 | B2 |
6790719 | Adetutu | Sep 2004 | B1 |
6794234 | Polishchuk | Sep 2004 | B2 |
6902969 | Adetutu | Jun 2005 | B2 |
6921711 | Cabral, Jr. | Jul 2005 | B2 |
7030430 | Doczy | Apr 2006 | B2 |
7074664 | White | Jul 2006 | B1 |
7109079 | Schaeffer, III | Sep 2006 | B2 |
7126199 | Doczy | Oct 2006 | B2 |
7157378 | Brask | Jan 2007 | B2 |
7193893 | Forbes | Mar 2007 | B2 |
7208366 | Tsai | Apr 2007 | B2 |
7381619 | Wang | Jun 2008 | B2 |
7390709 | Doczy | Jun 2008 | B2 |
7488656 | Cartier | Feb 2009 | B2 |
7785958 | Doczy | Aug 2010 | B2 |
7871915 | Lim et al. | Jan 2011 | B2 |
7936025 | Chau et al. | May 2011 | B2 |
20020127888 | Cho | Sep 2002 | A1 |
20050095763 | Samavedam | May 2005 | A1 |
20050202659 | Li | Sep 2005 | A1 |
20050275035 | Mathew | Dec 2005 | A1 |
20060040482 | Yang | Feb 2006 | A1 |
20060054943 | Li | Mar 2006 | A1 |
20070037335 | Chambers | Feb 2007 | A1 |
20070082445 | Yang | Apr 2007 | A1 |
20070138559 | Bohr | Jun 2007 | A1 |
20070148838 | Doris | Jun 2007 | A1 |
20070210354 | Nabatame | Sep 2007 | A1 |
20080076216 | Pae | Mar 2008 | A1 |
20080318371 | Lin | Dec 2008 | A1 |
20090057787 | Matsuki | Mar 2009 | A1 |
20090166769 | Metz | Jul 2009 | A1 |
20100052074 | Lin | Mar 2010 | A1 |
20100068877 | Yeh | Mar 2010 | A1 |
20100081262 | Lim | Apr 2010 | A1 |
20120187563 | Hsieh et al. | Jul 2012 | A1 |
20120315749 | Hempel et al. | Dec 2012 | A1 |
20130015532 | Kim et al. | Jan 2013 | A1 |
20130063675 | Misaki | Mar 2013 | A1 |
Entry |
---|
Lin et al., Title: Metal Gate Structure, pending U.S. Appl. No. 13/086,397, filed Apr. 14, 2011. |
Number | Date | Country | |
---|---|---|---|
20140054654 A1 | Feb 2014 | US |