1. Technical Field
Embodiments of the present disclosure relate to motherboard design methods, and particularly to a motherboard and motherboard layout method.
2. Description of Related Art
Motherboard layout is an important phase in the manufacturing process of a motherboard and is closely related to product quality. If two different kinds of parts are installed on the motherboard, a co-lay method is used to connect the different parts (refer to
Secondly, a first via hole 4 is connected to a first bonding pad h1 of one end of the capacitor 41 of the top layer, and a second bonding pad h2 of the same end of the capacitor 42 on the bottom layer corresponding to the capacitor 41.
Thirdly, a second via hole 5 is connected to a third bonding pad h3 of the same end of the capacitor 51 of the top layer, and a fourth bonding pad h4 of the same end of the capacitor 52 on the bottom layer corresponding to the capacitor 51.
Fourthly, a first part 1 is connected to a bonding pad h5 of the capacitor 41 and a bonding pad h7 of the capacitor 51 on the top layer of the motherboard 6, and a second part 2 is connected to a bonding pad h6 of the capacitor 42 and a bonding pad h8 of the capacitor 52 on the bottom layer of the motherboard 6. In one embodiment, a type of the first part 1 is different from a type of the second part 2.
If only the first part 1 is used, the two electronic elements on the top layer (e.g., the capacitor 41 and the capacitor 51) of the motherboard 6 are connected to the first part 1, and differential signals sent by a differential signal controller 10 are transmitted to the first part 1 through the two electronic elements on the top layer of the motherboard 6 (refer to a broken line shown in
If only the second part 2 is used, the two electronic elements on the bottom layer (e.g., the capacitor 42 and the capacitor 52) of the motherboard 6 are connected to the second part 2, and differential signals sent by the differential signal controller 10 are transmitted to the second part 2 through the two electronic elements on the bottom layer of the motherboard 6 (refer to a broken line shown in
In other embodiments, the first part 1 may be connected to the bonding pad h6 of the capacitor 42 and the bonding pad h8 of the capacitor 52 on the bottom layer of the motherboard 6, and the second part 2 may be connected to the bonding pad h5 of the capacitor 41 and the bonding pad h7 of the capacitor 51 on the top layer of the motherboard 6.
The present embodiment connects the first part 1 and the second part 2 of the motherboard 6 with the via hole 4 and the via hole 5, so as to improve quality of the differential signal transmitted by the first part 1 or the second part 2.
It should be emphasized that the above-described embodiments of the present disclosure, particularly, any embodiments, are merely possible examples of implementations, merely set forth for a clear understanding of the principles of the disclosure. Many variations and modifications may be made to the above-described embodiment(s) of the disclosure without departing substantially from the spirit and principles of the disclosure. All such modifications and variations are intended to be included herein within the scope of this disclosure and the present disclosure and protected by the following claims.
Number | Date | Country | Kind |
---|---|---|---|
200910301984.6 | Apr 2009 | CN | national |