The present application claims priority from Japanese Patent Application No. 2011-281280, which was filed on Dec. 22, 2011, and Japanese Patent Application No. 2012-217107, which was filed on Sep. 28, 2012, the disclosure of which are herein incorporated by reference in their entirety.
1. Field of the Invention
The present invention relates to a multilayer wiring substrate and a manufacturing method thereof.
2. Description of Related Art
In general, as a package in which electronic components are mounted, a multilayer wiring substrate in which a built-up layer is formed by alternately laminating a resin insulating layer and a conductive layer on both sides of a core substrate has been used (JP-A-11-233937). In the multilayer wiring substrate, the core substrate is formed of, for example, resin including glass fiber, and has a role of reinforcing the built-up layer due to a high rigidity. However, since the core substrate is formed to be thick, it becomes an obstacle of miniaturization of the multilayer wiring substrate. Accordingly, in recent years, the miniaturization of the multilayer wiring substrate has been performed by making the core substrate thin.
On the other hand, when the core substrate becomes thin, there has been a problem in that the strength of an assembly (substrate during a manufacturing processing that becomes a multilayer wiring substrate) in a manufacturing process including the core substrate is decreased, it is difficult to transport the core substrate or the assembly horizontally, and the core substrate or the assembly is damaged by being in contact with the transport equipment when being transported. In addition, in each manufacturing process, when performing a predetermined manufacturing process by fixing the core substrate or the assembly, there has been a problem in that the core substrate or the assembly is warped, and it is difficult to accurately perform a process, for example, a plating process, or the like. As a result, there has been a problem in that, when making the thickness of the core substrate thin in the multilayer wiring substrate including the core substrate, manufacturing yield is decreased.
From such a viewpoint, a so-called coreless multilayer wiring substrate has been proposed (JP-A-2009-289848 and JP-A-2007-214427) which has a structure in which the core substrate is not provided, which is suitable for miniaturization, and in which transmission performance of a high frequency signal can be improved. Such a desired coreless multilayer wiring substrate can be obtained, for example, by forming a built-up layer on a support board of which the surface is provided with a separation sheet which is formed by laminating two metal films which can be separated, and then by separating the built-up layer from a support body by separating the built-up layer from a separation interface of the separation sheet, thereby obtaining a desired multilayer wiring substrate.
However, the above described coreless multilayer wiring substrate has problems in that the strength thereof is weak, careful handling is needed, and use thereof is limited, since there is no core layer therein.
An object of the present invention is to provide a multilayer wiring substrate and a manufacturing method thereof in which miniaturization can be performed by making a core substrate thin without decreasing manufacturing yield, the multilayer wiring substrate having a laminated structure in which at least one conductive layer and at least one resin insulation layer are alternately laminated on both surfaces of the core substrate.
An aspect of the present invention relates to a multilayer wiring substrate that includes a first laminated structure including at least one conductive layer and at least one resin insulating layer; a core substrate that includes a reinforced fiber and that is laminated on the first laminated structure; a second laminated structure that includes at least one conductive layer and at least one resin insulating layer and that is formed on the core substrate; and a plurality of via conductors that penetrate the at least one resin insulating layer of the first laminated structure, the core substrate, and the at least one resin insulating layer of the second laminated structure, wherein the plurality of via conductors all expand in diameter in the same direction, and wherein the reinforced fiber is located above a center of the core substrate in the thickness direction.
Another aspect of the present invention relates to a manufacturing method of a multilayer wiring substrate which includes forming, on a support board, a first laminated structure that includes at least one conductive layer and at least one resin insulating layer; forming, on the first laminated structure, a core substrate that includes a reinforced fiber by laminating the core substrate on the first laminated structure; forming, on the core substrate, a second laminated structure that includes at least one conductive layer and at least one resin insulating layer; and forming a plurality of via conductors that penetrate the resin insulating layer of the first laminated structure, the core substrate, and the resin insulating layer of the second laminated structure, wherein the plurality of via conductors are all formed to expand in diameter in the same direction, and wherein the reinforced fiber is located above a center of the core substrate in the thickness direction.
According to the present invention, a manufacturing method of a so-called coreless multilayer wiring substrate forms a laminated structure in which at least one conductive layer and at least one resin insulating layer are laminated on a support board, the core substrate is also laminated along with the above described laminated structure, and an additional laminated structure having the same configuration is further laminated on the core substrate. After forming the laminated structure on the support board in the above described manner, the support board is eliminated so that the final configuration is one in which the core substrate is inserted into the laminated structure which is formed by at least one conductive layer and at least one resin insulating layer, that is, a multilayer wiring substrate having the core substrate is formed in order to eliminate the support board.
In the present invention, as described above, since the manufacturing method of the coreless multilayer wiring substrate is used when manufacturing the multilayer wiring substrate having the core substrate with the thickness of 200 μm or less, in the manufacturing process thereof, the laminated structure or the core substrate is formed on the support board. Accordingly, even when the thickness of the core substrate is made thin, strength of assembly is not decreased by making the thickness of the support board sufficiently thick in the manufacturing process.
Accordingly, it is possible to perform horizontal transportation of the assembly during manufacture, and to avoid a problem in that the core substrate or the assembly is damaged when the assembly comes into contact with transport equipment at the time of transporting. In addition, it is also possible to avoid a problem in that, when performing a predetermined manufacturing process with fixing the assembly, the assembly is warped so that it is difficult to accurately perform a process, for example, a plating process, or the like. For this reason, it is possible to obtain a multilayer wiring substrate having a thin core substrate with a high yield, and to miniaturize the multilayer wiring substrate having the core substrate.
The above described method in the present invention is not limited to manufacturing of a multilayer wiring substrate including a core substrate which has a structure in which manufacturing yield is decreased since the core substrate is thin, and the core substrate, or assembly in a manufacturing process is warped in an ordinary manufacturing method, and can be applied to a case in which the core substrate is thick, and it is possible to manufacture a multilayer wiring substrate including the core substrate, with a high yield, even in the ordinary manufacturing method.
In the present invention, a plurality of via conductors which penetrate the above described resin insulating layer of the first laminated structure, the core substrate, and the resin insulating layer of the second laminated structure in the thickness direction are all formed by being expanded in diameter in one direction therein.
In addition, in the present invention, in the core substrate including the reinforced fiber, the reinforced fiber is located above the center in the thickness direction of the core substrate (i.e., the reinforced fiber is located closer to the second laminated structure than it is to the first laminated structure).
In general, the reinforced fiber is included at the center portion of the core substrate in the thickness direction, however, as described above, when the thickness of the core substrate becomes thin, the included reinforced fiber comes closer to the conductive layer on the uppermost layer of the first laminated structure which is located at the lower side of the core substrate, and comes into contact therewith. As a result, migration of the conductive layer through the reinforced fiber occurs when the conductive layer conducts. Specifically, when a hygroscopic property of the core substrate is particularly high, an element forming the conductive layer is ionized, and the ions migrate through the reinforced fiber. For this reason, there may be a case in which electrical insulation properties between patterns of the conductive layer which are adjacent decreases, and the conductive layer can not sufficiently function as a wiring layer, or a pad.
However, in the present invention, as described above, the reinforced fiber in the core substrate is located above the center of the core substrate in the thickness direction. Accordingly, since the reinforced fiber which is included in the core substrate is separated from the uppermost conductive layer of the first laminated structure which is located on the lower side of the core substrate, and does not come into contact with the conductive layer, it is possible to prevent migration of the conductive layer through the reinforced fiber when the conductive layer conducts.
As described above, in the present invention, in the multilayer wiring substrate including the laminated structure in which at least one conductive layer, and at least one resin insulating layer are alternately laminated on both surfaces of the core substrate, it is possible to provide a multilayer wiring substrate in which the core substrate is thin and which can be miniaturized without decreasing the yield thereof, and a manufacturing method thereof.
Exemplary embodiments of the present invention will next be described with reference to drawings. However, the exemplary embodiments to be described below is a mere example of an application of the technical concept of the present invention. The contents of the exemplary embodiments should not be construed as limiting the invention.
First, an example of a multilayer wiring substrate which is manufactured using a method of the present invention will be described.
However, the multilayer wiring substrate denoted below is an example for clarifying characteristics of the present invention, and is not particularly limited when the multilayer wiring substrate has a configuration in which the core substrate is interposed between the first laminated structure and the second laminated structure including at least one conductive layer and at least one resin insulating layer which are alternately laminated.
In a multilayer wiring substrate 10 which is illustrated in
Specifically, a first resin insulating layer 21 is laminated on the first conductive layer 11, a second conductive layer 12 is laminated on the first resin insulating layer 21, a second resin insulating layer 22 is laminated on the second conductive layer 12, and a third conductive layer 13 is laminated on the second resin insulating layer 22. In addition, a third resin insulating layer 23 is laminated on the third conductive layer 13, a fourth conductive layer 14 is formed on the third resin insulating layer 23, a fourth resin insulating layer 24 is formed on the fourth conductive layer 14, and a fifth conductive layer 15 is laminated on the fourth resin insulating layer 24. Further, a fifth resin insulating layer 25 is laminated on the fifth conductive layer 15, a sixth conductive layer 16 is laminated on the fifth resin insulating layer 25, a sixth resin insulating layer 26 is laminated on the sixth conductive layer 16, and the seventh conductive layer 17 is laminated on the sixth resin insulating layer 26.
In addition, the first conductive layer 11 to the seventh conductive layer 17 are formed by a good electricity conductor such as copper, and the first resin insulating layer 21, the second resin insulating layer 22, and the fourth resin insulating layer 24 to the sixth resin insulating layer 26 are formed by a composition of a thermosetting resin including silica filler or the like as necessary, and the third resin insulating layer 23 comprises a plate shape core substrate which is formed by a heat-resistance resin plate (for example, bismaleimide-triazine resin plate), a fiber-reinforced resin plate (for example, glass-fiber-reinforced epoxy resin), or the like.
In addition, a first resist layer 41 is formed on the first conductive layer 11 so that a portion of the first conductive layer 11 is exposed, and a second resist layer 42 is formed on the seventh conductive layer 17 so that a portion of the seventh conductive layer 17 is exposed.
The portion of the first conductive layer 11 which is exposed from the first resist layer 41 functions as a rear surface land (LGA pad) for connecting the multilayer wiring substrate 10 to a mother board, and is arranged in a rectangular shape at the rear surface of the multilayer wiring substrate 10. The portion of the seventh conductive layer 17 which is exposed from the second resist layer 42 functions as a pad (FC pad) for performing a flip chip connecting of a semiconductor element or the like, which is not shown with respect to the multilayer wiring substrate 10, forms a mounting region for the semiconductor element, and is arranged in a rectangular shape at substantially the center portion of the surface of the multilayer wiring substrate 10.
A first via conductor 31 is formed in the first resin insulating layer 21, and the first conductive layer 11 and the second conductive layer 12 are conducted through the first via conductor 31. A second via conductor 32 is formed in the second resin insulating layer 22, and the second conductive layer 12 and the third conductive layer 13 are conducted through the second via conductor 32. Similarly, a third via conductor 33 is formed in the third resin insulating layer 23, and the third conductive layer 13 and the fourth conductive layer 14 are conducted through the third via conductor 33, and a fourth via conductor 34 is formed in the fourth resin insulating layer 24, and the fourth conductive layer 14 and the fifth conductive layer 15 are conducted through the fourth via conductor 34. In addition, a fifth via conductor 35 is formed in the fifth resin insulating layer 25, and the fifth conductive layer 15 and the sixth conductive layer 16 are conducted through the fifth via conductor 35, and a sixth via conductor 36 is formed in the sixth resin insulating layer 26, and the sixth conductive layer 16 and the seventh conductive layer 17 are conducted through the sixth via conductor 36.
According to the embodiment, the first conductive layer 11 to the third conductive layer 13, the first resin insulating layer 21 and the second resin insulating layer 22, and the first via conductor 31 and the second via conductor 32 form a first laminated structure 20A, and the fourth conductive layer 14 to the seventh conductive layer 17, the fourth resin insulating layer 24 to the sixth resin insulating layer 26, and the fourth via conductor 34 to the sixth via conductor 36 forma second laminated structure 20B.
In addition, through it is not attached with a reference numeral particularly, portions of the first conductive layer 11 to seventh conductive layer 17 which are connected to the first via conductor 31 to sixth via conductor 36 form via lands (via pads), and portions of first conductive layer 11 to seventh conductive layer 17 which are not connected to the first via conductor 31 to sixth via conductor 36 form wiring layers.
In addition, it is possible to set the size of the multilayer wiring substrate 10, for example, to 200 mm×200 mm×0.4 mm.
As illustrated in
Accordingly, the reinforced fiber 23c which is included in the third resin insulating layer 23 is separated from and does not come into contact with the third conductive layer 13 of the first laminated structure 20A which is located downward, and it is possible to suppress a migration of the third conductive layer 13. Specifically, when a hygroscopic property of the third resin insulating layer 23 is particularly high, it is possible to suppress an element forming the third conductive layer 13 from being ionized, and to suppress the ions migrating through the reinforced fiber 23c. For this reason, it is possible to maintain the electrical insulation property between patterns adjacent to each other in the third conductive layer, and to sufficiently function as the wiring layer, or the pad of the third conductive layer 13.
In addition, according to the embodiment, in the first and second resin insulating layers 21 and 22 which form the first laminated structure 20A, the third resin insulating layer 23 that forms the core substrate, and the fourth resin insulating layer 24, fifth resin insulating layer 25, and the sixth resin insulating layer 26 which form the second laminated structure 20B, the first to sixth via conductors 31 to 36 which penetrate the above in the thickness direction are all formed in the same direction, specifically, are formed with an upward enlarging diameter. In other words, the via conductors 31 to 36 can have a larger diameter on a top side thereof than on a bottom side thereof.
Subsequently, a manufacturing method of the multilayer wiring substrate 10 which is illustrated in
In addition, in the manufacturing method of the present invention, the multilayer wiring substrate 10 is formed on both sides of the support board in practice, however, according to the embodiment, in order to clarify characteristics of the manufacturing method of the present invention, a case in which the multilayer wiring substrate 10 is formed only on one side of the support board is described.
First, as illustrated in
The separation sheet 53 is formed by, for example, a first metal film 53a and a second metal film 53b, and is configured such that chromium plating or the like is performed between these films, and the separation sheet is separated when an external shearing force acts thereto. In addition, it is possible to form the first metal film 53a and the second metal film 53b using the copper foil.
Subsequently, as illustrated in
Subsequently, as illustrated in
In addition, it is preferable to make the surface of the separation sheet 53 rough by performing the etching process with respect to the surface of the separation sheet 53 which is exposed, after removing the mask pattern 54. In this manner, it is possible to increase adherence between the separation sheet 53 and the resin insulating layer to be described later.
Subsequently, as illustrated in
In addition, since the outer periphery decision portion Po is also covered with the first resin insulating layer 21, it is possible to exclude a disadvantage in which a desired multilayer wiring substrate 10 cannot be manufactured, since the end face of the separation sheet 53 is lifted, for example, by being separated from the prepreg 52 in the separation processing through the separation sheet 53 which is illustrated below, and it is not possible to perform a good separation process.
Subsequently, a via hole is formed by radiating laser light of a predetermined intensity from, for example, a CO2 gas laser or YAG laser with respect to the first resin insulating layer 21, by performing desmear processing and outline etching with respect to the via hole, and then by performing a roughening process with respect to the first resin insulating layer 21 including the via hole.
When the first resin insulating layer 21 includes filler, since the filler is liberated and remains on the first resin insulating layer 21 in a case of performing the roughening process, water washing is suitably performed.
In addition, it is possible to perform an air blow after performing the water washing. In this manner, it is possible to complement removing of the filler in the process of air blow even when the above described liberated filler is not completely removed by the water washing. Thereafter, pattern plating is performed with respect to the first resin insulating layer 21, and the second conductive layer 12 and the first via conductor 31 are formed.
The second conductive layer 12 and the first via conductor 31 are formed using a semi-additive method as follows. First, after forming an electroless plating film on the first resin insulating layer 21, a resist is formed on the electroless plating film, and electrolytic copper plating is performed at a portion in which the resist is not formed, thereby forming the second conductive layer and the first via conductor. After forming the second conductive layer 12 and the first via conductor 31, the resist is removed by being separated using KOH or the like, and the electroless plating film which is exposed due to removing of the resist is removed using etching.
Subsequently, after performing the roughening process with respect to the second conductive layer 12, a resin film is laminated on the first resin insulating layer 21 so as to cover the second conductive layer 12, and the second resin insulating layer 22 is formed by curing the resin film using heating under pressure in a vacuum. Thereafter, similarly to the case of the first resin insulating layer 21, a via hole is formed in the second resin insulating layer 22, and pattern plating is performed subsequently, thereby forming the third conductive layer 13 and the second via conductor 32. In addition, detailed conditions when forming the third conductive layer 13 and the second via conductor 32 are similar to the case of forming the second conductive layer 12 and the first via conductor 31.
As described above, through the processes illustrated in
Subsequently, as illustrated in
The resin insulating layer 23, which includes the resin insulating layer 23a that includes the reinforced fiber 23c and the additional resin insulating layer 23b, is mainly formed using the same resin material, and since it is difficult to identify the resin insulating layer 23a that includes the reinforced fiber 23c from the additional resin insulating layer 23b, these become the third resin insulating layer 23 (refer to
According to the embodiment, the reinforced fiber 23c is not particularly limited if the reinforced fiber is located above the center line II-II in the thickness direction of the third resin insulating layer 23, however, in general, the reinforced fiber is located at the center portion of the resin insulating layer 23a which forms the third resin insulating layer 23 in the thickness direction due to the above described manufacturing method. However, if it is the upper part of the center line II-II, the included position is not particularly limited. In addition, according to the embodiment, the center line II-II of the third resin insulating layer 23 in the thickness direction is a line which passes through the center in the length of the third resin insulating layer 23 in the thickness direction which is decided on the lower surface of the fourth resin insulating layer 24 which is adjacent to the upper side of the third resin insulating layer 23, and on the upper surface of the second resin insulating layer 22 which is adjacent to the lower side of the third resin insulating layer 23.
In addition, according to the embodiment, the above described vacuum hot pressing is performed at a temperature of a glass transition point or more of the first resin insulating layer 21 and/or the second resin insulating layer 22, which form the first laminated structure 20A, and it is possible to improve warping of the first laminated structure 20A, and to improve warping at least below the third resin insulating layer 23 in the multilayer wiring substrate 10 which is finally obtained, when forming the third resin insulating layer 23 on the first laminated structure 20A. Accordingly, it is possible to improve warping in the entire multilayer wiring substrate 10.
The thickness of the third resin insulating layer 23 which forms the core substrate can be set to, for example, 0.05 mm to 0.2 mm. Accordingly, when a case in which the thickness of the third resin insulating layer 23 is 0.05 mm is exemplified, the above described reinforced fiber 23c is included upward by 0.025 mm or more from the lower surface of the third resin insulating layer 23.
It is possible to set the thickness of the metal layer 55 to 0.001 mm to 0.035 mm. In addition, the metal layer 55 can be configured by the same metal material as those of the first to seventh conductive layers 11 to 17, for example, a good electric conductor such as copper.
Subsequently, a through hole 23H is formed by radiating laser light to the third resin insulating layer 23 through the opening 55H, and exposes the third conductive layer 13 as illustrated in
Accordingly, when forming the through hole 23H in the third resin insulating layer 23 which forms the core substrate using the laser light, since it is possible to omit a process in which the opening portion is formed in the metal layer 55 using the laser light, it is possible to reduce a radiating energy of the laser light which is necessary when forming the through hole 23H, and to reduce a manufacturing cost of the multilayer wiring substrate 10.
However, it is also possible to omit the process illustrated in
Subsequently, desmear processing and outline etching are appropriately performed with respect to the through hole 23H, a plating ground layer which is not shown is formed on the inner wall surface of the through hole 23H by performing electroless plating, thereafter, and as illustrated in
In addition, in a manufacturing method of a multilayer wiring substrate having a core substrate in the related art, it is necessary to provide a through hole conductor in the core substrate in order to electrically connect laminated structures which is formed on both surfaces of the core substrate. For this reason, it is essential to make the length of wiring for electrically connecting the laminated structure long, and there is a concern that a transmission performance of a high frequency signal may be deteriorated.
In addition, since a plating layer 56 is formed on the metal layer 55, as well, due to the above described filled via plating process which is performed, a metal laminated body which is formed by laminating the plating layer 56 on the metal layer 55 is denoted by a reference numeral 57. As described above, since it is possible to form the metal layer 55 using copper, and it is possible to form the plating layer 56 using copper as well, the plating layer 56 can have the same function as that of the metal layer 55, and it is possible to make the metal laminated body 57 as a single metal layer. When not forming the metal layer 55, the reference numeral 57 denotes the plating layer.
The third via conductor 33 which is formed so as to penetrate the third resin insulating layer 23 forming the core substrate is expanded in diameter in the same direction as the first via conductor 31 and the second via conductor 32 of the first laminated structure 20A, and specifically, is expanded in diameter upward.
Subsequently, as illustrated in
Subsequently, after performing a roughening process with respect to the fourth conductive layer 14, a resin film is laminated on the third resin insulating layer 23 so as to cover the fourth conductive layer 14 as illustrated in
In addition, as illustrated in
The fourth to seventh conductive layers 14 to 17, the fourth to sixth resin insulating layers 24 to 26, and the fourth to sixth via conductors 34 to 36 form the second laminated structure 20B. In addition, the fourth to sixth via conductors 34 to 36 which form the second laminated structure 20B are expanded in diameter in the same direction as the third via conductor 33 which is formed so as to penetrate the third resin insulating layer 23 which forms the core substrate, and the first and second via conductors 31 and 32 which are formed so as to penetrate the first and second resin insulating layers 21 and 22 of the first laminated structure 20A in the thickness direction, and specifically are expanded in diameter upward.
Subsequently, as illustrated in
Subsequently, as illustrated in
Subsequently, etching is performed with respect to the first metal film 53a of the separation sheet 53 which is remaining at the lower side of the multilayer wiring laminated body which is obtained in
According to the embodiment, the laminated structure in which at least one conductive layer and at least one resin insulating layer are laminated on the support board is formed. Ina manufacturing method of a so-called coreless multilayer wiring substrate, the core substrate is also laminated along with the above described laminated structure, and the additional laminated structure having the same configuration is further laminated on the core substrate. As a manufacturing method of the coreless multilayer wiring substrate, it has a configuration in which, after forming the laminated structure on the support board as described above, finally, in order to remove the support board, the core substrate is inserted into the laminated structure which is formed by at least one conductive layer and at least one resin insulating layer, that is, the multilayer wiring substrate having the core substrate remains.
According to the embodiment, since the manufacturing method of the coreless multilayer wiring substrate is used when manufacturing the multilayer wiring substrate 10 having the core substrate (third resin insulating layer 23), in the manufacturing process, the first and second laminated structures 20A and 20B and the core substrate are formed on the support board S. Accordingly, even when the thickness of the core substrate is made small, the strength of the assembly in the manufacturing process is not decreased by making the thickness of the support board S sufficiently large.
Accordingly, it is possible to transport the assembly horizontally in the manufacturing process, and to avoid a problem in that the assembly comes into contact with transport equipment when being transported, and the core substrate or the assembly is damaged. In addition, it is also possible to avoid a problem in that, when performing a predetermined manufacturing process with fixing the assembly, the assembly is warped so that it is difficult to accurately perform a process, for example, a plating process, or the like. For this reason, it is possible to obtain a multilayer wiring substrate 10 having a thin core substrate, with a high yield, and to miniaturize the multilayer wiring substrate 10 having the core substrate.
The method according to the embodiment, is not limited to manufacturing of the multilayer wiring substrate including the core substrate which has a structure in which the yield in manufacturing is decreased, since the core substrate is thin, and the core substrate or assembly in the manufacturing process is warped in an ordinary manufacturing method, and can be applied to a case in which the core substrate is thick, and it is possible to manufacture the multilayer wiring substrate including the core substrate, with a high yield, even in the ordinary manufacturing method. However, in this case, it is difficult to obtain the characteristic operation effects of the embodiment.
In addition, according to the embodiment, a so-called subtractive method is used when forming the fourth conductive layer 14, however, it is also possible to form the fourth conductive layer using a semi-additive method instead of such a subtractive method.
On the other hand, in the example illustrated in
In addition, in the example illustrated in
In both cases, only the formation order of the resin insulating layer 23a and the additional resin insulating layer 23b which form the original core substrate is different, and the third resin insulating layer 23 which is finally obtained is formed by the additional resin insulating layer 23b which is located below the resin insulating layer 23a which is located thereon.
According to both the manufacturing methods, since the resin insulating layer 23a which is part of the original core substrate is also lifted by the thickness of the additional resin insulating layer 23b, the reinforced fiber 23c is located above the center line II-II in the thickness direction of the third resin insulating layer 23. As a result, since the reinforced fiber 23c which is included in the third resin insulating layer 23 is separated from and does not come into contact with the third conductive layer 13 of the first laminated structure 20A, it is possible to suppress the migration of the third conductive layer 13.
Hitherto, the present invention has been described in detail by describing specific examples, however, the present invention is not limited to the above described contents, and can be variously modified, or changed without departing from the scope of the present invention.
In the above described embodiment, the manufacturing method of the multilayer wiring substrate which obtains the multilayer wiring substrates 10 and 10′ by forming the first and second resist layers 41 and 42 after removing the support board S has been described, however, when further multilayering is attempted, it is also preferable to include a process in which a conductive layer and a resin insulating layer are further laminated on the surfaces of the first and second laminated structures 20A and 20B after removing the support board S.
In the above described embodiment, the manufacturing method of the multilayer wiring substrate has been described in which the conductive layer and the resin insulating layer are sequentially laminated from the conductive layer side which functions as a rear surface land for connecting to a mother board, toward the conductive layer side which functions as the pad (FC pad) for performing flip chip connecting of the semiconductor element, or the like, however, the order of laminating is not limited, and the conductive layer and the resin insulating layer may be laminated from the conductive layer side which functions as the FC pad toward the conductive layer side which functions as the rear surface land.
In the above described embodiment, an embodiment has been described in which the resin insulating layer 23a configuring the third resin insulating layer 23, and the additional resin insulating layer 23b are configured by mainly using the same resin material, however, physical properties, or the like of the resin material is not particularly limited, and it may be configured using an additional resin insulating layer 23b having a higher insulation property than that of the resin insulating layer 23a in order to suppress the migration of the conductive layer.
Number | Date | Country | Kind |
---|---|---|---|
2011-281280 | Dec 2011 | JP | national |
2012-217107 | Sep 2012 | JP | national |