Claims
- 1. A multi-level conductor structure for VLSI circuits, comprising:
- a silicon substrate with circuits formed therein;
- a base dielectric layer formed on said silicon substrate;
- layers of electrodes having a first layer of electrodes and higher layers of electrodes;
- contact studs formed in said base dielectric layer forming electrical connections between said circuits in said silicon substrate and said first layer of electrodes;
- a multi-level structure comprising said layers of electrodes and inter-level studs wherein said inter-level studs form electrical connections between said layers of electrodes;
- a thin envelope oxide coating surrounding said electrodes and said inter-level studs; and
- a layer of passivation material with poor step coverage entirely covering said multi-level structure including said layers of electrodes and said air dielectric between said layers of electrodes.
- 2. The multi-level conductor structure of claim 1 wherein said thin envelope oxide is silicon dioxide with a thickness of between about 1000 Angstroms and 2000 Angstroms.
- 3. The multi-level conductor structure of claim 1 wherein said first layer of said electrodes and said higher layers of said electrodes are aluminum.
- 4. The multi-level conductor structure of claim 1 wherein said inter-level studs are aluminum.
- 5. The multi level conductor structure of claim 1 wherein said layer of passivation material with poor step coverage is silicon dioxide.
- 6. The multi-level conductor structure of claim 1 wherein said base dielectric layer is borophosphosilicate glass.
- 7. The multi-level conductor structure of claim 1 wherein said first layer of said electrodes and said higher layers of said electrodes are an aluminum alloy.
- 8. The multi-level conductor structure of claim 1 wherein said first layer of said electrodes and said higher layers of said electrodes are copper.
- 9. The multi-level conductor structure of claim 1 wherein said first layer of said electrodes and said higher layers of said electrodes are silver.
- 10. The multi-level conductor structure of claim 1 wherein said inter-level studs are an aluminum alloy.
- 11. The multi-level conductor structure of claim 1 wherein said inter-level studs are copper.
- 12. The multi-level conductor structure of claim 1 wherein said inter-level studs are silver.
- 13. The multi-level conductor structure of claim 1 wherein said layer of passivation material with poor step coverage is silicon nitride.
- 14. The multi-level conductor structure of claim 1 wherein said layer of passivation material with poor step coverage is polyimide.
RELATED PATENT APPLICATION
This is a continuation of application Ser. No. 08/427/209 filed Apr. 24,1995 and now abandoned, which was a divisional of application Ser. No. 08/275,268 filed Jul. 15, 1994 , now U.S. Pat. No. 5,413,962 issued May 9, 1995.
US Referenced Citations (9)
Foreign Referenced Citations (3)
Number |
Date |
Country |
1-312854 |
Dec 1989 |
JPX |
2-254722 |
Oct 1990 |
JPX |
3-95970 |
Apr 1991 |
JPX |
Divisions (1)
|
Number |
Date |
Country |
Parent |
275268 |
Jul 1994 |
|
Continuations (1)
|
Number |
Date |
Country |
Parent |
427209 |
Apr 1995 |
|