Claims
- 1. A method for detecting electrical defects on test structures of a semiconductor die, the test structures including a plurality of electrically-isolated test structures and a plurality of non-electrically-isolated test structures, the test structures each having a portion located partially within a scan area, the method comprising:a. scanning the portion of the test structures located within the scan area to obtain voltage contrast images of the test structures' portions; and b. analyzing the obtained voltage contrast images to determine whether there are defects present within the test structures, wherein the obtained voltage contrast images have a pixel resolution size which is greater than a dimension of the test structures.
- 2. A method as recited in claim 1 wherein the obtained voltage contrast images have pixel resolution sizes in a range of about 25 nm to 2000 nm.
- 3. A method as recited in claim 1, wherein the obtained voltage contrast images have a pixel size nominally equivalent to two times a width of the test structure's line width to maximize throughput at optimal signal to noise sensitivity.
- 4. A method as recited in claim 1 wherein the scanned portions of the electrically isolated test structures are expected to have substantially a same first brightness level, and the scanned portions of the non-electrically isolated test structures are expected to have substantially a same second brightness level that differs from the first brightness level.
- 5. A method as recited in claim 1 wherein the obtained voltage contrast images are analyzed by comparing them to a plurality of reference images.
- 6. A method as recited in claim 3 wherein the reference images are generated from a database.
- 7. A method as recited in claim 6 wherein the database comprises expected voltage contrast images.
- 8. A method as recited in claim 6 wherein the database is a design database utilized to fabricate the semiconductor die.
- 9. A method as recited in claim 1 wherein the obtained voltage contrast images are analyzed by comparing them to a truth table.
- 10. A method as recited in claim 9 wherein the truth table includes expected brightness levels for the scanned portions of the test structures.
- 11. A method as recited in claim 1 wherein the obtained voltage contrast images are analyzed by comparing them to a plurality of images from an adjacent semiconductor die.
- 12. A method as recited in claim 1 wherein the obtained voltage contrast images are analyzed by comparing them to a plurality of images from an adjacent other plurality of test structures on the semiconductor die.
- 13. A method as recited in claim 10 wherein the comparison is accomplished in an array mode.
- 14. A method as recited in claim 1 wherein the scanning is accomplished with an electron beam.
- 15. A computer-readable medium comprising computer code for detecting electrical defects on test structures of a semiconductor die, the test structures including a plurality of electrically-isolated test structures and a plurality of non-electrically-isolated test structures, the test structures each having a portion located partially within a scan area, the computer-readable medium comprising:computer code for obtaining voltage contrast images of the portions of the test structures located within the scan area; and computer code for analyzing the obtained voltage contrast images to determine whether there are defects present within the test structures, wherein the obtained voltage contrast images have a pixel resolution size which is greater than a dimension of the test structures.
- 16. A computer-readable medium as recited in claim 15 wherein the images of the portions of the electrically isolated test structures are expected to have substantially a same first brightness level, and the image of the portions of the non-electrically isolated test structures are expected to have substantially a same second brightness level that differs from the first brightness level.
- 17. A computer-readable medium as recited in claim 15 wherein the obtained voltage contrast images are analyzed by comparing them to a plurality of reference images.
- 18. A computer-readable medium as recited in claim 17 wherein the reference images are generated from a database.
- 19. A computer-readable medium as recited in claim 18 wherein the database comprises expected voltage contrast images.
- 20. A computer-readable medium as recited in claim 18 wherein the database is a design database utilized to fabricate the semiconductor die.
- 21. A computer-readable medium as recited in claim 15 wherein the obtained voltage contrast images are analyzed by comparing them to a truth table.
- 22. A computer-readable medium as recited in claim 21 wherein the truth table includes expected brightness levels for the scanned portions of the test structures.
- 23. A computer-readable medium as recited in claim 15 wherein the obtained voltage contrast images are analyzed by comparing them to a plurality of images from an adjacent semiconductor die.
- 24. A computer-readable medium as recited in claim 15 wherein the obtained voltage contrast images are analyzed by comparing them to a plurality of images from an adjacent other plurality of test structures on the semiconductor die.
- 25. A computer-readable medium as recited in claim 24 wherein the comparison is accomplished in an array mode.
- 26. A computer-readable medium as recited in claim 15, wherein the obtained voltage contrast images have pixel resolution sizes in a range of about 25 nm to 200 nm.
- 27. A computer-readable medium as recited in claim 15, wherein the obtained voltage contrast images have a pixel size nominally equivalent to two times a width of the test structure's line width to maximize throughput at optimal signal to noise sensitivity.
CROSS REFERENCE TO RELATED PATENT APPLICATION
This application claims the benefit of U.S. Provisional Application No. 60/170,655 filed on Dec. 14, 1999, the disclosure of which is incorporated herein by reference.
This application claims the benefit of U.S. Provisional Application No. 60/198,339 filed on Apr. 18, 2000, the disclosure of which is incorporated herein by reference.
US Referenced Citations (10)
Number |
Name |
Date |
Kind |
4644172 |
Sandland et al. |
Feb 1987 |
A |
5502306 |
Meisburger et al. |
Mar 1996 |
A |
5537669 |
Evans et al. |
Jul 1996 |
A |
5578821 |
Meisberger et al. |
Nov 1996 |
A |
5665968 |
Meisburger et al. |
Sep 1997 |
A |
5717204 |
Meisburger et al. |
Feb 1998 |
A |
5959459 |
Satya et al. |
Sep 1999 |
A |
6021214 |
Evans et al. |
Feb 2000 |
A |
6091249 |
Talbot et al. |
Jul 2000 |
A |
6539106 |
Gallarda et al. |
Mar 2003 |
B1 |
Foreign Referenced Citations (4)
Number |
Date |
Country |
0 853 243 |
Jul 1998 |
EP |
0 892 275 |
Jan 1999 |
EP |
WO 9922310 |
May 1999 |
WO |
WO 9922311 |
May 1999 |
WO |
Non-Patent Literature Citations (2)
Entry |
Tugbawa, et al, “Pattern and Process Dependencies In Copper Damascene Chemical Mechanical Polishing Processes,” Jun. 1998, VLSI Multilevel Interconnect conference (VMIC). |
Park et al, “Multi-Level Pattern Effects In Copper CMP,” Oct. 1999, CMP Symposium Electrochemical Society Meeting. |
Provisional Applications (2)
|
Number |
Date |
Country |
|
60/198339 |
Apr 2000 |
US |
|
60/170655 |
Dec 1999 |
US |