Claims
- 1. A semiconductor device having a multilayer wiring structure in which wiring layers and insulation layers are alternately stacked, and an alignment of each layer is performed by using an alignment mark provided in a predetermined alignment area, comprising:alignment marks having through holes provided in said insulation layers, to be used in the alignment of said wiring layers with respect to said insulation layers; and an alignment mark provided in the lowermost wiring layer, to be used in the alignment of all of said insulation layers.
- 2. The semiconductor device according to claim 1, comprising an underlay, formed of at the same step of forming said wiring layer, just under said insulation layer, said underlay being provided in the lower part of each through hole of said alignment mark formed in each of said insulation layers, wherein a shape of said underlay is larger than that of said through holes as seen in a normal direction to the substrate.
- 3. The semiconductor device according to claim 1, comprising a convex portion formed at the wiring layer just above said insulation layer and extended outwardly from an upper edge of said through hole of said alignment mark formed in each of said insulation layers.
- 4. The semiconductor device according to claim 1, wherein said alignment marks formed in each of said insulation layers are sequentially formed in two or three areas within said predetermined alignment area, and said alignment marks in each area are arranged so as to be overlapped with each other as seen in a normal direction to the substrate.
- 5. The semiconductor device according to claim 1, wherein said insulation layers are formed of a silicon oxide layer or a polyimide, and at least three layers of said wiring layers are formed.
- 6. The semiconductor device according to claim 1, wherein said alignment marks are formed on the scribe line area.
Priority Claims (1)
Number |
Date |
Country |
Kind |
2000-176249 |
Jun 2000 |
JP |
|
Parent Case Info
This present application is a divisional application of U.S. patent application Ser. No. 09/877,179, filed Jun. 11, 2001.
US Referenced Citations (7)
Foreign Referenced Citations (1)
Number |
Date |
Country |
07066200 |
Mar 1995 |
JP |