Claims
- 1. A method for forming a semiconductor device including first level interconnections and second level interconnections separated from each other by an interlayer insulator film, and a connection member for electrically connecting a target first level interconnection to one of the second level interconnections, the method including the steps of:forming first level interconnections on a substrate; forming a first insulating film which contains capacitance reducing insulators, to cover said substrate and said first level interconnections such that a capacitance reducing insulator surrounded by said first insulating film is located between adjacent first level interconnections; removing said first insulating film above a target first level interconnection and the capacitance reducing insulator and said first insulating film between said target first level interconnection and a first level interconnection adjacent to said target first level interconnection; forming a second insulating film over said first insulating film to fill the removed portion of said first insulating film; forming said connection member penetrating through said second insulating film to reach said target first level interconnection; and forming second level interconnections on said second insulating film such that one of said second level interconnections contacting with said connection member electrically connects said target first level interconnection through said connection member.
- 2. A method claimed in claim 1 wherein said first insulating film containing said capacitance reducing insulators is formed by growing said first insulating film on said substrate and said first level interconnections by means of a plasma chemical vapor deposition process applying a high frequency electric field such that a cavity is simultaneously created in said first insulating film between adjacent first level interconnections.
- 3. A method claimed in claim 1 wherein forming said second insulating film is formed of a silicon oxide film.
- 4. A method claimed in claim 1 wherein said capacitance reducing insulators are formed of one selected from the group consisting of a cavity, an insulating gas, an insulating liquid, an insulating organic material, and a porous insulator.
- 5. A method for forming a semiconductor device including first level interconnections and second level interconnections separated from each other by an interlayer insulator film, and a connection member for electrically connecting a target first level interconnection to one of the second level interconnections, the method including the steps of:forming first level interconnections on an insulator layer; forming a first insulating film which contains capacitance reducing insulators, to cover said insulator layer and said first level interconnections such that a capacitance reducing insulator surrounded by said first insulating film is located between adjacent first level interconnections; removing said first insulating film above a target first level interconnection and the capacitance reducing insulator and said first insulating film between said target first level interconnection and a first level interconnection adjacent to said target first level interconnection; forming a second insulating film over said first insulating film to fill the removed portion of said first insulating film; forming a hole through said second insulating film to said target first level interconnection; filling up said hole with a conductive material to form said connection member; and forming second level interconnections on said second insulating film such that one of said second level interconnections contacting with said connection member electrically connects said target first level interconnection through said connection member.
- 6. A method claimed in claim 5 wherein said first insulating film containing said capacitance reducing insulators is formed by growing said first insulating film on said insulator layer and said first level interconnections by means of a plasma chemical vapor deposition process applying a high frequency electric field such that a cavity is simultaneously created in said first insulating film between adjacent first level interconnections.
- 7. A method claimed in claim 5 wherein forming said second insulating film is formed by depositing a silicon oxide film using a plasma chemical vapor deposition process applying a high frequency electric field.
- 8. A method claimed in claim 5 wherein said capacitance reducing insulators are formed of one selected from the group consisting of a cavity, an insulating gas, an insulating liquid, an insulating organic material, and a porous insulator.
Priority Claims (1)
Number |
Date |
Country |
Kind |
9-36424 |
Feb 1997 |
JP |
|
Parent Case Info
This application is a divisional of application Ser. No. 09/027,491 , filed Feb. 20, 1998, now U.S. Pat. No. 5,861,674.
US Referenced Citations (8)
Foreign Referenced Citations (5)
Number |
Date |
Country |
6014045 |
Jul 1985 |
JP |
62-5643 |
Jan 1987 |
JP |
63-98134 |
Apr 1988 |
JP |
63-318752 |
Dec 1988 |
JP |
8-125020 |
May 1996 |
JP |
Non-Patent Literature Citations (2)
Entry |
Admitted prior art, p. 2, lines 12-22, Fig. 1A.* |
Jeng. “A Planarized Multilevel Interconnect Scheme With Embedded Low-Dielectric-Constant Polymers For Sub-Quarter-Micron Applications” IEEE pp. 73-74 (1994). |