Claims
- 1. An N-channel enhancement mode field effect transistor comprising:
- a. a substrate of P-type semiconductor material having an impurity concentration less than 10.sup.15 atoms per cubic centimeter;
- b. first and second N-type regions within said substrate, said region respectively forming the drain and source regions of said transistor;
- c. a first layer of dielectric material formed on the surface of said substrate and covering area of said substrate between said drain and source regions;
- d. a second layer of insulating material overlying said first layer;
- e. a layer of P-type silicon deposited on said second insulating layer, said silicon layer forming the gate of said transistor; wherein:
- f. the characteristics and dimension of said substrate, said first and second insulating layers and said layers of P-type silicon are selected to cause the threshold voltage of said transistor, as calculated from the following equation: ##EQU3## to have a selected positive value.
- 2. The N-channel, enhancement-mode field effect transistor of claim 1 wherein said substrate of P-type semiconductive material has an impurity concentration less than 10.sup.15 atoms per cubic centimeter.
- 3. The N-channel, enhancement-mode field effect transistor of claim 1 wherein said first layer of dielectric material comprises silicon dioxide and the second layer of dielectric material is selected from the group consisting of silicon nitride and aluminum oxide.
- 4. The N-channel, enhancement-mode field effect transistor of claim 1 wherein said second layer of dielectric material comprises silicon nitride.
Parent Case Info
This is a continuation of application Ser. No. 447,178 filed Feb. 28, 1974 which is a continuation of application Ser. No. 257,585 filed May 30, 1972, now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
3633078 |
Dill et al. |
Jan 1972 |
|
Continuations (2)
|
Number |
Date |
Country |
Parent |
447178 |
Feb 1974 |
|
Parent |
257585 |
May 1972 |
|