Nanowire PIN tunnel field effect devices

Information

  • Patent Grant
  • 9105482
  • Patent Number
    9,105,482
  • Date Filed
    Tuesday, July 24, 2012
    11 years ago
  • Date Issued
    Tuesday, August 11, 2015
    8 years ago
Abstract
A nanowire tunnel device includes a nanowire suspended above a semiconductor substrate by a first pad region and a second pad region, the nanowire having a channel portion surrounded by a gate structure disposed circumferentially around the nanowire, an n-type doped region including a first portion of the nanowire adjacent to the channel portion, and a p-type doped region including a second portion of the nanowire adjacent to the channel portion.
Description
FIELD OF INVENTION

The present invention relates to semiconductor nanowire tunnel devices.


DESCRIPTION OF RELATED ART

PIN (p-type semiconductor—intrinsic semiconductor—n-type semiconductor) tunnel field effect transistor (FET) devices include an intrinsic semiconductor channel region disposed between a p-typed doped semiconductor region and an n-typed doped semiconductor region that contact the channel region.


BRIEF SUMMARY

In one aspect of the present invention, a method for forming a nanowire tunnel device includes forming a nanowire suspended by a first pad region and a second pad region over a semiconductor substrate, forming a gate structure around a channel region of the nanowire, implanting a first type of ions at a first oblique angle in a first portion of the nanowire and the first pad region, and implanting a second type of ions at a second oblique angle in a second portion of the nanowire and the second pad region.


In another aspect of the present invention, a nanowire tunnel device includes a nanowire suspended above a semiconductor substrate by a first pad region and a second pad region, the nanowire having a channel portion surrounded by a gate structure disposed circumferentially around the nanowire, an n-type doped region including a first portion of the nanowire adjacent to the channel portion, and a p-type doped region including a second portion of the nanowire adjacent to the channel portion.


Additional features and advantages are realized through the techniques of the present invention. Other embodiments and aspects of the invention are described in detail herein and are considered a part of the claimed invention. For a better understanding of the invention with the advantages and the features, refer to the description and to the drawings.





BRIEF DESCRIPTION OF THE SEVERAL VIEWS OF THE DRAWINGS

The subject matter which is regarded as the invention is particularly pointed out and distinctly claimed in the claims at the conclusion of the specification. The forgoing and other features, and advantages of the invention are apparent from the following detailed description taken in conjunction with the accompanying drawings in which:



FIGS. 1-9 illustrate an exemplary method for forming a nanowire device.





DETAILED DESCRIPTION

With reference now to FIG. 1, a silicon on insulator (SOI) portion 102 is defined on a buried oxide (BOX) layer 104 that is disposed on a silicon substrate 100. The SOI portion 102 includes an SOI pad region 106, an SOI pad region 108, and nanowire portions 109. The SOI portion 102 may be patterned by the use of lithography followed by an etching process such as, for example, reactive ion etching (RIE).



FIG. 2 illustrates the resultant BOX layer 104 and SOI portion 102 following an isotropic etching process. The BOX layer 104 is recessed in regions not covered by SOI portion 102. The isotropic etching results in the lateral etching of portions of the BOX layer 104 that are under the SOI portion 102. The lateral etch suspends the nanowire portions 109 above the BOX layer 104. The lateral etch forms the undercuts 202 in the BOX layer 104 and overhang portions 201 at the edges of SOI regions 106 and 108. The isotropic etching of the BOX layer 104 may be, for example, performed using a diluted hydrofluoric acid (DHF). A 100:1 DHF etches about 2 to 3 nm of BOX layer 104 per minute at room temperature. Following the isotropic etching the nanowires portions 109 are smoothed to form nanowires 110 with for example, elliptical or circular cross sections that are suspended above the BOX layer 104 by the SOI pad region 106 and the SOI pad region 108. The smoothing of the nanowires may be performed by, for example, annealing of the nanowires 109 in hydrogen. Example annealing temperatures may be in the range of 600° C.-900° C., and a hydrogen pressure of approximately 7 to 600 Torr.



FIG. 3 illustrates the nanowires 110 following an oxidation process that may be performed to reduce the cross-sectional area of the nanowires 110. The reduction of the cross-sectional area of the nanowires 110 may be performed by, for example, an oxidation of the nanowires 110 followed by the etching of the grown oxide. The oxidation and etching process may be repeated to achieve a desired nanowire 110 cross-sectional area. Once the desired cross-sectional area of the nanowires 110 have been reached, gates are formed over the channel regions of the nanowires 110 (described below).



FIG. 4 illustrates gates 402 that are formed around the nanowires 110, as described in further detail below, and capped with a polysilicon layer (capping layer) 404. A hardmask layer 406, such as, for example silicon nitride (Si3N4) is deposited over the polysilicon layer 404. The polysilicon layer 404 and the hardmask layer 406 may be formed by depositing polysilicon material over the BOX layer 104 and the SOI portion 102, depositing the hardmask material over the polysilicon material, and etching by RIE to form the polysilicon layer 404 and the hardmask layer 406. The etching of the gate 402 may be performed by directional etching that results in straight sidewalls of the gate 402. Following the directional etching, polysilicon 404 remains under the nanowires 110 and outside the region encapsulated by the gate 402. Isotropic etching may be performed to remove polysilicon 404 from under the nanowires 110.



FIG. 5A illustrates a cross-gate 402 sectional view of a gate 402 along the line A-A (of FIG. 4). The gate 402 is formed by depositing a first gate dielectric layer (high K layer) 502, such as silicon dioxide (SiO2) around the nanowire 110, and the SOI pad regions 106 and 108. A second gate dielectric layer (high K layer) 504 such as, for example, hafnium oxide (HfO2) is formed around the first gate dielectric layer 502. A metal layer 506 such as, for example, tantalum nitride (TaN) is formed around the second gate dielectric layer 504. The metal layer 506 is surrounded by polysilicon layer 404 (of FIG. 4A). Doping the polysilicon layer 404 with impurities such as boron (p-type), or phosphorus (n-type) makes the polysilicon layer 404 conductive. The metal layer 506 is removed by an etching process such as, for example, RIE from the nanowire 110 that is outside of the channel region and the SOI pad regions 106 and 108, and results in the gate 402 and nanowire 110 having the first gate dielectric layer (high K layer) 502, around the nanowire 110 and the second gate dielectric layer (high K layer) 504 formed around the first gate dielectric layer 502. FIG. 5B illustrates a cross sectional view of a portion of the nanowire 110 along the line B-B (of FIG. 4).



FIG. 6 illustrates the spacer portions 604 formed along opposing sides of the polysilicon layer 404. The spacers are formed by depositing a blanket dielectric film such as silicon nitride and etching the dielectric film from the horizontal surfaces by RIE. The spacer walls 604 are formed around portions of the nanowire 110 that extend from the polysilicon layer 404 and surround portions of the nanowires 110. FIG. 6 includes spacer portions 602 that are formed under the nanowires 110, and in the undercut regions 202 (of FIG. 2). Following the formation of the spacer portions 604, the high K layers 502 and 504 may be removed by, for example, a selective etching process, and silicon may be epitaxially grown on the exposed nanowires 110 and SOI pad regions 106 and 108. The epitaxially grown silicon (epi-silicon) 606 layer increases the diameter of the nanowires 110 and the dimensions of the SOI pad regions 106 and 108. The epi-silicon 606 may be formed by epitaxially growing, for example, silicon (Si), a silicon germanium (SiGe), or germanium (Ge). As an example, a chemical vapor deposition (CVD) reactor may be used to perform the epitaxial growth. Precursors for silicon epitaxy include SiCl4, SiH4 combined with HCL. The use of chlorine allows selective deposition of silicon only on exposed silicon surfaces. A precursor for SiGe may be GeH4, which may obtain deposition selectivity without HCL. Deposition temperatures may range from 550° C. to 1000° C. for pure silicon deposition, and as low as 300° C. for pure Ge deposition.



FIG. 7 illustrates a cross-sectional view of FIG. 6 following the formation of the spacers 604 and the epi-silicon 606. In the illustrated embodiment, regions of the exposed epi-silicon 606 are doped with n-type ions 702 that are implanted at an angle (α), the angle α may, for example, range from 5-50 degrees. The implantation of the n-type ions 702 at the angle α exposes the SOI pad regions 106 and 108 and the nanowire 110 one side of the device to the n-type ions 702 to form an n-type doped region 703 in the epi-silicon 606 adjacent to the gate 402, while a region 705 of the opposing side remains unexposed to the n-type ions 702 due to the height and position of the polysilicon layer 404, the spacers 604, and the hardmask layer 406.



FIG. 8 illustrates a cross-sectional view of the device. In the illustrated embodiment regions of the exposed epi-silicon 606 are implanted with p-type ions 802 at an angle (β); the angle β may, for example, range from 5-50 degrees. The implantation of the ions 802 at the angle β in the epi-silicon 606 on the SOI pad regions 108 and 106 and the adjacent nanowire 110 form a p-type doped region 803 in the region 705 (of FIG. 7) adjacent to the gate 402; while the opposing (n-type doped region 703) remains unexposed to the p-type ions 802. Portions of the SOI pad regions 106 and 108 that do not include the regions 703 and 803 may include both n-type and p-type ions; the regions with both types of ions do not appreciably effect the operation of the device.


Once the ions 702 and 802 are implanted, an annealing process is performed to overlap the device and activate the dopants. The annealing process results in a shallow doping gradient of n-type ions and p-type ions in the channel region of the device.



FIG. 9 illustrates the resultant structure following silicidation where a silicide 902 is formed on the over the polysilicon layer 404 (the gate region G) and over the n-type doped region (N) 703 and the p-typed doped region (P) 803. Examples of silicide forming metals include Ni, Pt, Co, and alloys such as NiPt. When Ni is used the NiSi phase is formed due to its low resistivity. For example, formation temperatures include 400-600° C. Once the silicidation process is performed, capping layers and vias for connectivity (not shown) may be formed and a conductive material such as, Al, Au, Cu, or Ag may be deposited to form contacts 904.


The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms “a”, “an” and “the” are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms “comprises” and/or “comprising,” when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one ore more other features, integers, steps, operations, element components, and/or groups thereof.


The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiment was chosen and described in order to best explain the principles of the invention and the practical application, and to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated


The diagrams depicted herein are just one example. There may be many variations to this diagram or the steps (or operations) described therein without departing from the spirit of the invention. For instance, the steps may be performed in a differing order or steps may be added, deleted or modified. All of these variations are considered a part of the claimed invention.


While the preferred embodiment to the invention had been described, it will be understood that those skilled in the art, both now and in the future, may make various improvements and enhancements which fall within the scope of the claims which follow. These claims should be construed to maintain the proper protection for the invention first described.

Claims
  • 1. A nanowire tunnel device, comprising: a nanowire spaced apart and above a semiconductor substrate by a first pad region and a second pad region, the nanowire having a channel portion surrounded by a gate structure disposed circumferentially around the nanowire, the gate structure comprising a metal layer and a conductive polysilicon capping layer disposed directly onto and encapsulating the metal layer;a first protective spacer adjacent to a sidewall of the gate structure and around portions of the nanowire extending from the gate structure;a second protective spacer adjacent to the first protective spacer, the second protective spacer is formed and fills a space between an exposed region of the nanowire and the semiconductor substrate;an n-type doped region including a first portion of the nanowire adjacent to the channel portion; anda p-type doped region including a second portion of the nanowire adjacent to the channel portion.
  • 2. The device of claim 1, wherein the gate structure includes a silicon oxide layer disposed on the channel portion of the nanowire, a dielectric layer disposed on the silicon oxide layer, and a metal layer disposed on the dielectric layer.
  • 3. The device of claim 1, wherein the first portion of the nanowire, the second portion of the nanowire, the first pad region, and the second pad region include silicon material.
  • 4. The device of claim 1, wherein the first portion of the nanowire, the second portion of the nanowire, the first pad region, and the second pad region include epitaxially grown material.
  • 5. The device of claim 4, wherein the epitaxially grown material is silicon.
  • 6. The device of claim 4, wherein the epitaxially grown material is a SiGe alloy.
  • 7. The device of claim 4, wherein the epitaxially grown material is Ge.
  • 8. The device of claim 4, wherein the epitaxially grown material is doped silicon.
  • 9. The device of claim 4, wherein the epitaxially grown material is a doped SiGe alloy.
  • 10. The device of claim 4, wherein the epitaxially grown material is doped Ge.
  • 11. The device of claim 1, wherein further comprising a silicide material on the first pad region, the second pad region, the first portion of the nanowire, the second portion of the nanowire, and the gate structure.
  • 12. The device of claim 1, further comprising conductive contacts on the first pad region, the second pad region, the first portion of the nanowire, the second portion of the nanowire, and the gate structure.
  • 13. The device of claim 1, wherein the first protective spacer includes a nitride material.
  • 14. The device of claim 1, wherein the conductive polysilicon capping layer is doped with p-type or n-type impurities.
  • 15. The device of claim 1, further comprising a hard mask layer disposed onto the conductive polysilicon capping layer.
  • 16. A nanowire tunnel device, comprising: a nanowire spaced apart and above a semiconductor substrate by a first pad region and a second pad region, the nanowire having a channel portion surrounded by a gate structure disposed circumferentially around the nanowire, the gate structure comprising a metal layer and a conductive polysilicon capping layer disposed directly onto and encapsulating the metal layer;a first protective spacer adjacent to a sidewall of the gate structure and around portions of the nanowire extending from the gate structure;a second protective spacer adjacent to the first protective spacer, the second protective spacer is formed and fills a space between an exposed region of the nanowire and the semiconductor substrate;an n-type doped region including a first portion of the nanowire adjacent to the channel portion; anda p-type doped region including a second portion of the nanowire adjacent to the channel portion, wherein the first portion of the nanowire, the second portion of the nanowire, the first pad region, and the second pad region include epitaxially grown material.
  • 17. The device of claim 16, wherein the gate structure includes a silicon oxide layer disposed on the channel portion of the nanowire, a dielectric layer disposed on the silicon oxide layer, and a metal layer disposed on the dielectric layer.
  • 18. The device of claim 16, wherein the first portion of the nanowire, the second portion of the nanowire, the first pad region, and the second pad region include silicon material.
  • 19. The device of claim 16, wherein the epitaxially grown material is Ge.
  • 20. A nanowire tunnel device, comprising: a nanowire spaced apart and above a semiconductor substrate by a first pad region and a second pad region, the nanowire having a channel portion surrounded by a gate structure disposed circumferentially around the nanowire, the gate structure comprising a metal layer, a conductive polysilicon capping layer disposed directly onto and encapsulating the metal layer, and a silicon nitride hardmask layer disposed directly onto the polysilicon capping layer;a first protective spacer adjacent to a sidewall of the gate structure and around portions of the nanowire extending from the gate structure;a second protective spacer adjacent to the first protective spacer, the second protective spacer is formed and fills a space between an exposed region of the nanowire and the semiconductor substrate;an n-type doped region including a first portion of the nanowire adjacent to the channel portion; anda p-type doped region including a second portion of the nanowire adjacent to the channel portion.
CROSS-REFERENCE TO RELATED APPLICATIONS

This is a divisional application of application Ser. No. 12/684,280, filed Jan. 8, 2010, which is incorporated by reference herein.

US Referenced Citations (102)
Number Name Date Kind
4995001 Dawson et al. Feb 1991 A
5308445 Takasu May 1994 A
5438018 Mori et al. Aug 1995 A
5552622 Kimura Sep 1996 A
5574308 Mori et al. Nov 1996 A
5668046 Koh et al. Sep 1997 A
6365465 Chan et al. Apr 2002 B1
6642115 Cohen et al. Nov 2003 B1
6653209 Yamagata Nov 2003 B1
6806141 Kamins Oct 2004 B2
6835618 Dakshina-Murthy et al. Dec 2004 B1
6855606 Chen et al. Feb 2005 B2
6882051 Majumdar et al. Apr 2005 B2
6891227 Appenzeller et al. May 2005 B2
6903013 Chan et al. Jun 2005 B2
6996147 Majumdar et al. Feb 2006 B2
7101762 Cohen et al. Sep 2006 B2
7151209 Empedocles et al. Dec 2006 B2
7180107 Appenzeller et al. Feb 2007 B2
7211853 Bachtold et al. May 2007 B2
7253060 Yun et al. Aug 2007 B2
7297615 Cho et al. Nov 2007 B2
7311776 Lin et al. Dec 2007 B2
7443025 Verbist Oct 2008 B2
7446025 Cohen et al. Nov 2008 B2
7449373 Doyle et al. Nov 2008 B2
7452759 Sandhu Nov 2008 B2
7452778 Chen et al. Nov 2008 B2
7456068 Kavalieros et al. Nov 2008 B2
7456476 Hareland et al. Nov 2008 B2
7473943 Mostarshed et al. Jan 2009 B2
7498211 Ban et al. Mar 2009 B2
7534675 Bangsaruntip et al. May 2009 B2
7550333 Shah et al. Jun 2009 B2
7569941 Majumdar et al. Aug 2009 B2
7642578 Lee et al. Jan 2010 B2
7791144 Chidambarrao et al. Sep 2010 B2
7795677 Bangsaruntip et al. Sep 2010 B2
7799657 Dao Sep 2010 B2
7803675 Suk et al. Sep 2010 B2
7834345 Bhuwalka et al. Nov 2010 B2
7871870 Mostarshed et al. Jan 2011 B2
7893506 Chau et al. Feb 2011 B2
8064249 Jang et al. Nov 2011 B2
8097515 Bangsaruntip et al. Jan 2012 B2
8154127 Kamins et al. Apr 2012 B1
8338280 Tan et al. Dec 2012 B2
8541774 Bangsaruntip et al. Sep 2013 B2
20040149978 Snider Aug 2004 A1
20040166642 Chen et al. Aug 2004 A1
20050121706 Chen et al. Jun 2005 A1
20050266645 Park Dec 2005 A1
20050275010 Chen et al. Dec 2005 A1
20060033145 Kakoschke et al. Feb 2006 A1
20060131665 Murthy et al. Jun 2006 A1
20060138552 Brask et al. Jun 2006 A1
20060197164 Lindert et al. Sep 2006 A1
20070001219 Radosavljevic et al. Jan 2007 A1
20070267619 Nirschl Nov 2007 A1
20070267703 Chong et al. Nov 2007 A1
20070284613 Chui et al. Dec 2007 A1
20080014689 Cleavelin et al. Jan 2008 A1
20080061284 Chu et al. Mar 2008 A1
20080067495 Verhulst Mar 2008 A1
20080067607 Verhulst et al. Mar 2008 A1
20080079041 Suk et al. Apr 2008 A1
20080085587 Wells et al. Apr 2008 A1
20080121932 Ranade May 2008 A1
20080128760 Jun et al. Jun 2008 A1
20080135949 Lo et al. Jun 2008 A1
20080142853 Orlowski Jun 2008 A1
20080149914 Samuelson et al. Jun 2008 A1
20080149997 Jin et al. Jun 2008 A1
20080150025 Jain Jun 2008 A1
20080179752 Yamauchi et al. Jul 2008 A1
20080191196 Lu et al. Aug 2008 A1
20080191271 Yagishita et al. Aug 2008 A1
20080224224 Vandenderghe et al. Sep 2008 A1
20080227259 Avouris et al. Sep 2008 A1
20080246021 Suk et al. Oct 2008 A1
20080247226 Liu et al. Oct 2008 A1
20080290418 Kalburge Nov 2008 A1
20090026553 Bhuwalka et al. Jan 2009 A1
20090057650 Lieber et al. Mar 2009 A1
20090057762 Bangsaruntip et al. Mar 2009 A1
20090061568 Bangsaruntip et al. Mar 2009 A1
20090090934 Tezuka et al. Apr 2009 A1
20090134467 Ishida et al. May 2009 A1
20090149012 Brask et al. Jun 2009 A1
20090181477 King et al. Jul 2009 A1
20090217216 Lee et al. Aug 2009 A1
20090290418 Han Nov 2009 A1
20090294864 Suk et al. Dec 2009 A1
20100140589 Ionescu Jun 2010 A1
20100193770 Bangsaruntip et al. Aug 2010 A1
20100207102 Lee et al. Aug 2010 A1
20110012176 Chidambarrao et al. Jan 2011 A1
20110133167 Bangsaruntip et al. Jun 2011 A1
20110133169 Bangsaruntip et al. Jun 2011 A1
20110147840 Cea et al. Jun 2011 A1
20120146000 Bangsaruntip et al. Jun 2012 A1
20130001517 Bangsaruntip et al. Jan 2013 A1
Foreign Referenced Citations (4)
Number Date Country
217811 Apr 2010 EP
20090044799 May 2009 KR
02084757 Oct 2002 WO
WO2008069765 Jun 2008 WO
Non-Patent Literature Citations (58)
Entry
Chen et al., “An Integrated Logic Circuit Assembled ona Single Carbon Nanotube”, www.sciencemag.org Science, vol. 311, Mar. 24, 2006, p. 1735.
Derycke, et al, “Carbon Nanotube Inter- and Intramolecular Logic Gates” Nano Letters, Sep. 2001, vol. 1, No. 9, pp. 453-456.
Office Action—Non-Final for U.S. Appl. No. 12/684,280, filed Jan. 8, 2010; First Named Inventor: Sarunya Bangsaruntip; Mailing Date: May 2, 2011.
Office Action—Non-Final for U.S. Appl. No. 12/856,718, filed Aug. 16, 2010; first Named Inventor Sarunya Bangsaruntip; Mailing Date: Jul. 9, 2012.
Office Action—Restriction Election for U.S. Appl. No. 12/684,280, filed Jan. 8, 2010; First Named Inventor: Sarunya Bangsaruntip; Mailing Date: Feb. 10, 2011.
Restriction/Election Office Action for U.S. Appl. No. 12/758,939, filed Apr. 13, 2010; First Named Inventor: Sarunya Bangsaruntip; Mailing Date: Jun. 8, 2012.
Office Action—Final for U.S. Appl. No. 12/684,280, filed Jan. 8, 2010; First Namd Inventor: Sarunya Bangsaruntip; Mailing Date: Oct. 5, 2011.
Andriotis et al., 'Realistic nanotube-metal contact configuration for molecular electronics applications, IEEE Sensors Journal, vol. 8, No. 6, Jun. 2008; pp. 910-913.
Bahar, R. ‘Trends and Future Directions in Nano Structure Based Computing and Fabrication’, ICCD 2006, International Conf. on Computer Design, Oct. 1-4, 2007, pp. 522-527.
Bjork, M.T. et al., “Silicon Nanowire Tunneling Field-Effect Transistors,” Applied Physics Letters 92, 193504 (2008); 3 pages.
Buddharaju et al., ‘Gate-All-Around Si-Nanowire CMOS Inverter Logic Fabricated Using Top-Down Approach’, European Solid-State Device Research Conference, 11-11 Sep. 2007, pp. 303-306.
Checka, N. ‘Circuit Architecture for 3D Integration’, Chapter 13 in Wafer Level 3-D ICs Process Technology, ed. C.S. Tan, Springer US, 2008, ISBN 978-0-387-76534-1, 13 pages.
Chen et al., ‘Demonstration of Tunneling FETs Based on Highly Scalable Verticle Silicon Nanowires’, IEEE Electron Device Letters, vol. 30, No. 7, Jult 2009, pp. 754-756.
Ernst et al., “3D Multichannels and Stacked Nanowires Technologies for New Design Opportunities in Nanoelectronics,” IEEE International Conference on Integrated Circuit Design and Technology and Tutorial, 2008. ICICDT 2008. Jun. 2-4, 2008 pp. 265-268.
Gates, Alexander J., “Designing a Nanoelectronic Circuit to Control a Millimeter-scale Walking Robot,” Mitre Technical Paper, Aug. 2004, 21 pages; http://www.mitre.org/work/tech—papers/tech—papers—04/04—1248/04—1248.pdf.
Hu et al., ‘Fringing field effects on electrical resistivity of semiconductor nanowire-metal contacts’, Applied Physics Letters 92, 083503, Feb. 27, 2008; 3 pages.
Knoch et al., ‘Tunneling phenomena in carbon nanotube field-effect transistors’, Phys Stat Sol. (a) 205, No. 4, 679-694 (2008).
Lauhon et al., ‘Epitaxial core-shell and core-multishell nanowire heterostructures’, Nature, vol. 420, 7 Nov. 2002, pp. 57-61.
Leonard et al., ‘Size-dependent effects on electrical contacts to nanotubes and nanowires’, Phys Rev Lett., Jul. 14, 2006; 97(2):026804; pp. 026804-1 through 026804-4.
Ma et al., ‘High-performance nanowire complementary metal-semiconductor inverters’, Applied Physics Letters 93, 053105—2008; 3 pages.
Mehrotra, Saumitra Raj 'A Simulation Study of Silicom Nanowire Field Effect Transistors (FETs), University of Cincinnati, Jul. 2007; 145 pages.
Neudeck, G.W., “An Overview of Double-Gate MOSFETs,” Proceedings of 15th Biennial University/Government/ Industry Microelectronics Symposium. UGIM 2003. New York, NY: IEEE, US, Jun. 30-Jul. 2, 2003., Jun. 30, 2003, pp. 214-217.
Office Action—Non-Final for U.S. Appl. No. 12/778,315, filed May 12, 2010; First Named Inventor: Sarunya.
Office Action—Non-Final for U.S. Appl. No. 12/776,485, filed May 10, 2010, Fist Named Inventor: Sarunya Bangsaruntip; Mailing Date: Feb. 21, 2012.
Pavanello et al., “Evaluation of Triple-Gate FinFETs With SiO2—HfO2—TiN Gate Stack Under Analog Operation,” Solid State Electronics, Elsevier Science Publishers, Barking, GB, vol. 51, No. 2, Mar. 7, 2007, pp. 285-291.
International Search Report; International Application No. PCT/US2011/029304; International Filing Date: Mar. 22, 2011; Date of Mailing: May 20, 2011.
International Search Report; International Application No. PCT/EP2010/066961; International Filing Date: Nov. 8, 2010; Date of Mailing: Feb. 10, 2011.
International Search Report; International Application No. PCT/EP2010/066483; International Filing Date: Oct. 29, 2010; Date of Mailing: Feb. 7, 2011.
International Search Report; International Application No. PCT/EP2011/053174; International Filing Date: Mar. 3, 2011; Date of Mailing: May 31, 2011.
International Search Report—Written Opinion; International Application No. PCT/EP2010/066483; International Filing Date: Oct. 29, 2010; Date of Mailing: Feb. 7, 2011.
International Search Report—Written Opinion; International Application No. PCT/US2011/029304; International Filing Date: Mar. 22, 2011; Date of Mailing: May 20, 2011.
International Search Report Written Opinion; International Application No. PCT/US11/49501; International Filing Date: Aug. 29, 2011; Date of Mailing: Jan. 18, 2012.
International Search Report—Written Opinion; International Application No. PCT/EP2010/066961; International Filing Date: Nov. 8, 2010; Date of Mailing: Feb. 10, 2011.
International Search Report—Written Opinion; International Application No. PCT/EP2011/053174; International Filing Date: Mar. 3, 2011; Date of Mailing: May 31, 2011.
Singh et al., ‘Si, SiGe Nanowire Devices by Top-Down Technology and Their Applications’, IEEE Transactions on Electron Devices, vol. 55, No. 11, Nov. 2008, pp. 3107-3118.
Taichi Su et al., New Planar Self-Aligned Double-Gate Fully Depleted P-MOSFET's Using Epitaxial Lateral Overgrowth (ELO) and Selectively Grown Source/Drain (S/D), 2000 IEEE International SOI Conference, Oct. 2000, pp. 110-111.
Xiang, Jie et al., “Ge/Si Nanowire Heterostructures as High-Performance Field-Effect Transistors,” Nature 441, 489-493 (May 25, 2006).
Ziegler, M.M. et al., “The CMOS/NANO Interface from a Circuits Perspective,” ISCAS '03. Proceedings of the 2003 International Symposium on Circuits and Systems, 2003, May 25-28, 2003, vol. 4, pp. IV-904-IV-907.
Transmittal and International Preliminary Report on Patentability for International Application No: PCT/US2011/029304; International Filing Date: Mar. 22, 2011; date of mailing Oct. 26, 2012, 2 pages.
Notice of Allowance for U.S. Appl. No. 12/776,485, filed May 10, 2010; First Named Inventor: Sarunya Bangsaruntip; Mailing Date: Sep. 26, 2012.
Office Action—Final for U.S. Appl. No. 13/372,719, filed Feb. 14, 2012; First Named Inventor: Sarunya Bangsaruntip; Mailing Date: Sep. 4, 2012.
Office Action—Non-Final for U.S. Appl. No. 12/631,199, filed Dec. 4, 2009; First Named Inventor: Sarunya Bangsaruntip; Mailing Date: Jun. 13, 2012.
Office Action—Non-Final for U.S. Appl. No. 12/856,718, filed Aug. 16, 2010; First Named Inventor: Sarunya Bangsaruntip; Mailing Date: Jul. 9, 2012.
Office Action—Restriction-Election for U.S. Appl. No. 12/856,718, filed Aug. 16, 2010; First Named Inventor: Sarunya Bangsaruntip; Mailing Date: Apr. 9, 2012.
Written Opinion for International Application No. PCT/US2011/029304; International Filing Date: Mar. 22, 2011; mailing date: May 20, 2011; 5 pages.
Office Action—Final for U.S. Appl. No. 12/856,718, filed Aug. 16, 2010; First Named Inventor: Sarunya Bangsaruntip; Mailing Date: Dec. 13, 2012.
Office Action—Non-Final for U.S. Appl. No. 13/600,585, filed Aug. 31, 2012; First Named Inventor: Sarunya Bangsaruntip; Mailing Date: Dec. 13, 2012.
Office Action—Non-Final for U.S. Appl. No. 13/551,995, filed Jul. 18, 2012; First named Inventor: Sarunya Bangsaruntip; Mailing Date: Dec. 19, 2012.
Office Action—Non-Final for U.S. Appl. No. 12/884,707, filed Sep. 17, 2010; Fist Named Inventor: Sarunya Bangsaruntip et al.; Mailing Date: Oct. 2, 2012.
Office Action—Non-Final for U.S. Appl. No. 13/372,714, filed Feb. 14, 2012; First Named Inventor: Sarunya Bangsaruntip et al.; Mailing Date: Sep. 20, 2012.
Office Action—Notice of Allowance for U.S. Appl. No. 13/551,995, filed Jul. 18, 2012; First Named Inventtor: Sarunya Bangsaruntip; Mailing Date: Jul. 15, 2013; 13 pages.
Office Action—Final for U.S. Appl. No. 13/551,995, filed Jul. 18, 2012; First Named Inventor: Sarunya Bangsaruntip; Mailing Date Apr. 30, 2013; 11 pgs.
Office Action—Non-Final for U.S. Appl. No. 13/550,700, filed Jul. 17, 2012; First Named Inventor: Sarunya Bangsaruntip; Mailing Date: Apr. 25, 2013; 27 pgs.
Office Action—Non-Final for U.S. Appl. No. 13/372,719, filed Feb. 14, 2012; First named Inventor: Sarunya Bangsaruntip; Mailing Date: May 7, 2012.
Office Action—Non-Final for U.S. Appl. No. 13/372,719, filed Feb. 14, 2012; First Named Inventor: Sarunya Bangsaruntip; Mailing Date: Jul. 5, 2013, 28 pgs.
Office Action—Non-Final for U.S. Appl. No. 13/372,714, filed Feb. 14, 2012; Fist Named Inventor: Sarunya Bangsaruntip et al.; Mailing Date: Sep. 20, 2012.
Office Action—Non-Final for U.S. Appl. No. 13/372,719, filed Feb. 14, 2012; First Named Inventor: Sarunya Bangsaruntip; Mailing Date: Sep. 4, 2012.
Office Action—Restriction Election for U.S. Appl. No. 12/776,485, filed May 10, 2010; First Named Inventor : Sarunya Bangsaruntip; Mailing Date: Dec. 9, 2011.
Related Publications (1)
Number Date Country
20120286242 A1 Nov 2012 US
Divisions (1)
Number Date Country
Parent 12684280 Jan 2010 US
Child 13556300 US