Claims
- 1. The self-aligned contact to regions within a silicon substrate comprising:
- a pattern of polysilicon gate electrode stack on a silicon substrate including a silicon oxide gate dielectric, a polysilicon gate electrode, a first thermal polyoxide layer over the top of said polysilicon gate electrode layer, a first silicon nitride layer over said first thermal polyoxide layer, and a silicon oxide layer completely covering said silicon nitride layer;
- a polyoxide layer on the sidewalls of said polysilicon gate electrode stack wherein said polyoxide layer has a convex shape on each of said sidewalls and does not contact said silicon substrate;
- a second silicon nitride layer on the sidewalls of said polyoxide layer wherein said silicon nitride sidewalls have a more vertical shape than said polyoxide layer and wherein said silicon nitride sidewalls form a self-aligned opening to regions within said silicon substrate; and
- a self-aligned contact to said regions through said opening.
- 2. The device of claim 1 wherein said silicon oxide layer overlying said silicon nitride layer is composed of tetraethoxysilane (TEOS) deposited to a thickness of between about 300 to 500 Angstroms and wherein said TEOS layer protects said underlying silicon nitride layer from damage during the etching process which forms said self-aligned opening.
- 3. The device of claim 1 wherein said polyoxide sidewalls have a thickness of between about 1850 to 2350 Angstroms.
- 4. The device of claim 1 wherein said second silicon nitride sidewall layer has a thickness of between about 550 to 650 Angstroms.
- 5. The integrated circuit device having a self-aligned contact to regions within a silicon substrate comprising:
- a pattern of polysilicon gate electrode stack on a silicon substrate including a silicon oxide gate dielectric, a polysilicon gate electrode, a first thermal polyoxide layer over the top of said polysilicon gate electrode layer, a first silicon nitride layer over said first thermal polyoxide layer, and a silicon oxide layer over said silicon nitride layer;
- a polyoxide layer on the sidewalls of said polysilicon gate electrode stack wherein said polyoxide layer has a convex shape on each of said sidewalls and does not contact silicon substrate;
- a second silicon nitride layer on the sidewalls of said polyoxide layer wherein said silicon nitride sidewalls have a more vertical shape than said polyoxide layer and wherein said silicon nitride sidewalls form a self-aligned opening to regions within said silicon substrate;
- a self-aligned contact to said regions through said opening; and
- a metal layer filling said self-aligned contact opening.
- 6. The device of claim 5 wherein said silicon oxide layer overlying said silicon nitride layer is composed of tetraethoxysilane (TEOS) deposited to a thickness of between about 300 to 500 Angstroms and wherein said TEOS layer protects said underlying silicon nitride layer from damage during the etching process which forms said self-aligned opening.
- 7. The device of claim 5 wherein said polyoxide sidewalls have a thickness of between about 1850 to 2350 Angstroms.
- 8. The device of claim 5 wherein said second silicon nitride sidewall layer has a thickness of between about 550 to 650 Angstroms.
Parent Case Info
This is a division of patent application Ser. No. 08/145,160, now U. S. Pat. No. 5,364,804 issued on Nov. 15, 1994.
US Referenced Citations (3)
Divisions (1)
|
Number |
Date |
Country |
Parent |
145160 |
Nov 1993 |
|