This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2010-266982, filed on Nov. 30, 2010; the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a non-volatile semiconductor memory device and a method of manufacturing a non-volatile semiconductor memory device.
In a non-volatile semiconductor memory device such as a NAND-type flash memory, if a memory cell is miniaturized to achieve high integration, the distance between adjacent word lines and the distance between adjacent bit lines are reduced. Therefore, the parasitic capacitance between floating gate electrodes adjacent in the word line direction or the bit line direction. This may result in a significant reduction on a write speed of storage devices of a generation in which a memory cell transistor has a gate length of 1X nm or less.
In a non-volatile semiconductor memory device of an embodiment, a plurality of memory cells, an air gap, and an insulation film are provided. In the plurality of memory cells, control gate electrodes are provided on corresponding charge accumulation layers through an inter-electrode insulation film. The air gap is provided between the charge accumulation layers adjacent in a word line direction. The insulation film is disposed below the inter-electrode insulation film and divided into an upper layer and a lower layer by the air gap.
Hereinafter, non-volatile semiconductor memory devices of embodiments will be described with reference to the accompanying drawings. In addition, the invention is not limited to the embodiments.
In
Furthermore, a sidewall dielectric film 3 is formed on the sidewall of each trench 2. An element isolation insulation film 9 is buried in each trench 2, with the sidewall dielectric film 3 being disposed between the trench 2 and the element isolation insulation film 9, up to a midway point of the trench 2 from the bottom. In addition, as the sidewall dielectric film 3 and the element isolation insulation film 9, for example, a silicon oxide film may be used. In detail, as the sidewall dielectric film 3, for example, a chemical vapor deposition (CVD) oxide film, an atomic layer deposition (ALD) oxide film and the like may be used. Furthermore, as the element isolation insulation film 9, for example, a high density plasma (HDP) oxide film and the like may be used.
Furthermore, in the active area on the semiconductor substrate 1, a floating gate electrode 6 is formed for each memory cell with a tunnel insulation film 5 formed therebetween. The floating gate electrode 6 can be used as a charge storage layer. In addition, as the tunnel insulation film 5, for example, a thermal oxide film or a thermal oxynitride film may be used. Alternatively, a CVD oxide film or a CVD oxynitride film may be used. Further alternatively, an insulation film containing Si therein or an insulation film having Si embedded like a dot may be used. As the floating gate electrode 6, polysilicon doped with N-type impurities or P-type impurities, a metal film using Mo, Ti, W, Al, Ta or the like, a poly metal film, or a nitride film may be used.
Control gate electrodes 8 are formed on the floating gate electrodes 6 with an inter-electrode insulation film 7 being interposed therebetween to extend in the word line direction DW. In addition, the control gate electrode 8 may constitute a word line. In order to improve a coupling ratio between the floating gate electrode 6 and the control gate electrode 8, the control gate electrode 8 may be formed to wrap around the sidewalls of the floating gate electrode 6.
A cover insulation film 10 is formed on the control gate electrodes 8. In addition, as the inter-electrode insulation film 7, for example, a silicon oxide film or a silicon nitride film may be used. Also, a stack structure (for example, an oxide-nitride-oxide (ONO) film) of a silicon oxide film and a silicon nitride film may be used. Also, a high dielectric constant film such as an aluminum oxide film or a hafnium oxide film may be used. Also, a stack structure of a low dielectric constant film such as a silicon oxide film or a silicon nitride film and a high dielectric constant film may be used. As the control gate electrode 8, polysilicon doped with N type impurities or P type impurities may be used. Also, as the control gate electrode 8, a metal film using Mo, Ti, W, Al, Ta or the like, or a poly metal film may be used. Furthermore, as the cover insulation film 10, for example, a silicon oxide film may be used.
Below the inter-electrode insulation film 7, the element isolation insulation film 9 is separated into an upper film and a lower film so that an air gap AG1 can be formed between the floating gate electrodes 6 adjacent in the word line direction DW. The air gap AG1 is filled with gas. For this instance, the element isolation insulation film 9 of an upper side divided by the air gap AG1 may be stacked under the inter-electrode insulation film 7, and the element isolation insulation film 9 of a lower side may be disposed in the trench 2. Furthermore, the element isolation insulation film 9, which is divided by the air gap AG1 into the upper side and the lower side, may be made of the same material so that the upper side and the lower side have the same film quality. The air gap AG1 is formed to fill the rest of the trench 2, so that the air gap AG1 may reach a deeper position in the trench 2 than the lower surface of the floating gate electrode 6. Furthermore, the air gap AG1 may be disposed to run under the control gate electrode 8 so as to be continuously formed in the trench 2 over adjacent memory cells.
Furthermore, the sidewall dielectric film 3 may have an inclined upper end surface that reflects a raw material gas of the element isolation insulation film 9 when the element isolation insulation film 9 is buried in the trench 2. Then, the raw material gas of the element isolation insulation film 9 is reflected by the inclined surface of the sidewall dielectric film 3 when the element isolation insulation film 9 is formed by HDP-CVD, so that the element isolation insulation film 9 is not formed in the vicinity of the upper end of the sidewall dielectric film 3, so that the air gap AG1 can be formed between parts of the element isolation insulation film 9.
Furthermore, the cover insulation film 10 extends between the control gate electrodes 8 such that a space between the floating gate electrodes 6 is not completely buried, so that an air gap AG2 is formed between the floating gate electrodes 6 adjacent in the bit line direction DB. The air gap AG2 is filled with gas. In addition, an upper part and a lower part of the air gap AG2 may be asymmetrical and the upper end of the air gap AG2 may have a steeple shape. Furthermore, the air gap AG2 may be continuously formed to extend over the memory cells adjacent in the word line direction DW, and the air gaps AG1 and AG2 may be connected to each other at an intersection thereof.
The air gaps AG1 and AG2 (for example, relative permittivity of air is 1) are provided between the floating gate electrodes 6, so that the parasitic capacitance between the floating gate electrodes can be reduced as compared with the case in which an insulation material (for example, relative permittivity of a silicon oxide film is 3.9) is buried between the floating gate electrodes 6. Consequently, it is possible to reduce the interference of an electric field between adjacent cells due to the parasitic capacitance between the floating gate electrodes, thereby narrowing the distribution width of a threshold voltage of a cell transistor.
Furthermore, the air gap AG1 reaches the deeper position than the lower surface of the floating gate electrode 6, that is, the air gap AG1 is disposed at a position lower than the lower surface of the floating gate electrode 6, the fringe capacitance between the control gate electrode 8 and the semiconductor substrate 1 can be reduced. Consequently, it is possible to improve the coupling ratio between the floating gate electrode 6 and the control gate electrode 8, which lowers a write voltage.
Furthermore, the air gap AG1 is formed at the time when the film forming for the element isolation insulation film 9 is performed, so that it is not necessary to perform wet etching of the element isolation insulation film 9 at the time of forming the air gap AG1, and even a case in which the tunnel insulation film 5 and the inter-electrode insulation film 7 are made of the same material as the element isolation insulation film 9, it is possible to prevent damage to the tunnel insulation film 5 and the inter-electrode insulation film 7.
In
Then, air gaps AG1 are formed along the trenches TC formed to extend in the bit line direction DB, respectively. Furthermore, air gaps AG2 are formed every between the word lines WL0, WL1, . . . in the word line direction DW.
The air gaps AG1 may extend under the word lines WL0, WL1, . . . to be continuously formed in the trenches TC over adjacent memory cells. Furthermore, the air gaps AG1 may be formed to exist below the select gate electrodes SG1 and SG2 along the trenches TC, or may be formed to penetrate through the structure disposed below the select gate electrodes SG1 and SG2, along the trenches TC.
The air gaps AG1 are also provided below the select gate electrodes SG1 and SG2, so that it is possible to reduce the fringe capacitance generated in an area from the select gate electrodes SG1 and SG2 and to around a channel region. Consequently, it is possible to improve controllability and drivability of a channel based on a gate electric field, resulting in an improvement in an S factor of a select transistor.
In
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
Then, a cap insulation film 12 and a hard mask M2 are sequentially formed on the control gate electrode material 8′ using a method such as CVD. In addition, as the cap insulation film 12 and the hard mask M2, for example, a silicon oxide film or a silicon nitride film may be used. Then, a resist pattern R3 with openings K3 is formed on the hard mask M2 using a photolithography technique.
Next, as illustrated in
Next, as illustrated in
Since the air gaps AG1 are formed based on the film formation conditions of the buried insulation film 9, it is not necessary to form the air gaps AG1 through the wet etching of the buried insulation film 9 after the inter-electrode insulation film 7 is formed. Consequently, even when the tunnel insulation film 5 and the inter-electrode insulation film 7 are made of the same material as the buried insulation film 9, it is possible to reduce parasitic capacitance between the floating gate electrodes 6 while preventing damage to the tunnel insulation film 5 and the inter-electrode insulation film 7.
Furthermore, the buried insulation film 4 is formed on the sidewall dielectric film 3 in the trench 2′, so that it is possible to prevent the sidewall dielectric film 3 in the trench 2′ from being etched when the sidewall dielectric film 3 in the trench 2 is etched, resulting in the sidewall dielectric film 3 in the trench 2′ being protected.
In
Next, as illustrated in
At this time, the buried sacrificial film 21 is provided on the sidewall dielectric film 3, so that it is possible to use the buried sacrificial film 21 as an etching stopper when the sidewall dielectric film 3 is etched, which improves the controllability of the etching of the sidewall dielectric film 3 and protects the sidewall dielectric film 3 remaining in the trenches 2 and 2′.
Next, as illustrated in
Next, as illustrated in
Next, as illustrated in
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2010-266982 | Nov 2010 | JP | national |