F.L. Hampton et al., “Space Charge Distributing Limitation on Scale Down of MNOS Memory Devices”, 1979 IEDM Technical Digest, pp. 374-377. |
E. Suzuki et al., “A Low-Voltage Atterable EEPROM with Metal-Oxide-Nitride-Oxide-Semiconductor (MONOS) Structures”, IEEE Transaction on Electron Devices, vol. ED-3D, Feb. 1983, pp. 122-128. |
Takaaki Nozaki et al., “A 1-Mb EEPROM with MONOS Memory Cell for Semiconductor Disk Application”, IEEE Journal of Solid-State Circuits, vol. 26, No. 4, Apr., 1991, pp. 497-501. |
M. Kamiya et al., “EPROM Cell with High Gate Injection Efficiency”, 1982 IEDM Technical Digest, 30.4, pp. 741-744. |
S. Lai, “Nikke; Microdevice”, Apr. 1967 Publication, pp. 70-81 -Large Capacity Flush Memory. |
S. Ogura et al., “Low Voltage, Low Current, High Speed Program Step Split Gate Cell with Ballistic Direct Injection for EEPROM/Flash”, 1998 IDEM, Technical Digest, 36.5, p. 987. |
Boaz Eitan et al., “Can NROM, a 2 Bit, Trapping Storage NVM Cell, Give a Real Challenge to Floating Gate Cell?”, 1999 International Conference on Solid State Devices and Materials, Session C-11-1, Tokyo, 1999, Extended Abstract Book, pp. 522-523. |
T-Y. Chan et al., “A True Single-Transistor Oxide-Nitride-Oxide EEPROM Device”, IEEE Electron Device Letters, vol. EDL-8, No. 3, Mar. 1987. |
Kuo-Tang Chang et al., “A New SONOS Memory Using Source-Side Injection for Programming”, IEEE Electron Device Letters, vol. 19, No. 7, Jul., 1998. |
Wei-Ming Chen, “A Novel Flash Memory Device with SPLIT Gate Source Side Injection and ONO Charge Storage Stack (SPIN)”. |
Toku-kai-hei 11-74289 (Priority: Jun. 17, 1997) Inventors(s): Kou-Tung Chang et al., application Motorola. |
Toku-Kai-Hei 10-247694 (Priority: Jun. 4, 1996), Inventor(s): Hiroaki Nakamura et al., Applicant: Sony. |