The present disclosure relates generally to memory elements, and more particularly to memory elements programmable between two or more impedance states in response to the application of electric fields.
There is a need to store information for long periods of time without the use of power. For example, in many electronic devices and systems, data can be stored in a nonvolatile memory, or quasi-nonvolatile memory. A quasi-nonvolatile memory can be a memory with a ‘refresh’ interval order of magnitude longer than a dynamic random access memory (DRAM).
One type of memory is a conductive bridging random access memory (CBRAM). A CBRAM can have memory elements that store information in terms of the resistance level of two-terminal structure, which can include a metal/insulator/metal structure. A change in resistance can come about by the creation and destruction of a conductive pathway made mostly or, more commonly, entirely of metal atoms.
According to embodiments, a memory element can include a memory cell that utilizes a semiconductor or semimetal (including metalloids) to form a conductive pathway through an insulating switch layer.
In some embodiments, a memory element can have a structure like that of a conventional conductive bridging random access memory (CBRAM) element, however the creation and destruction of a conductive pathway may include a semimetal or semiconductor. That is, reversible conductive pathway can be formed all, or in part, by a semimetal or semiconductor. In some embodiments, a conductive pathway may not include metal atoms, or a majority of a conductive pathway can be formed by non-metal (e.g., semimetal/semiconductor) atoms.
Compared to a conventional metal-based CBRAM cell, a conductive pathway formed by a semimetal or semiconductor may require more atoms to be present in the conductive pathway to achieve a comparably low resistance level, making such a conductive pathway less susceptible to on-state retention failures (i.e., unwanted, spontaneous transitions from low resistance to high resistance).
Additionally, for a programming operation which produces a conductive path of a given “width” (e.g., 1, 2, or 3 atoms), a conductive pathway based on a semimetal or semiconductor may have a resistance substantially higher than a comparable path based on a metal (e.g., ˜100 kΩ for a bismuth (Bi) pathway with a 1-atom constriction vs. ˜10 kΩ for a copper Cu pathway with a 1-atom constriction). This can lead to lower current and/or power requirements for programming and/or erase than conventional CBRAM cells.
While some conventional CBRAM elements can attain their low resistance by electrically introducing metal atoms into the insulating layer dispersed between the two electrodes, in others, a metal oxide is often used as the insulating layer, and the low-resistance state is often said to arise from the presence of metal atoms that remain after oxygen has been removed from some region of the metal oxide. For example, titanium (Ti) atoms can remain after (oxygen) (O) has been removed from a titanium oxide (TiO2) layer. Thus, in both conventional cases, the low-resistance state may be ascribed to the presence of metal atoms. In sharp contrast, according to embodiments herein, a low-resistance state (or a significant portion of the low resistance state) may be ascribed to the present of semimetal and/or semiconductor atoms, not metal atoms.
According to particular embodiments, a memory cell can include a first electrode (which can be referred to as an anode), a second electrode (which can be referred to as a cathode), and an insulating layer dispersed between the two. The anode can include one or more semimetals (e.g., Bi) and/or one or more semiconductors (e.g., Si). Such a semimetal or semiconductor can also include any of the following: element which is a semimetal or semiconductor in at least one of its possible crystal phases (e.g., Te, which has a high-pressure metallic form and a low-pressure semiconductor form with a bandgap of 0.3 eV); an element which may become semimetallic or semiconducting upon reduction to nano-scale or atomic-scale dimensions; or an alloy or other compound containing one or more such elements (e.g., TiTex).
An anode may serve as a source of those atoms that can form one or more conductive pathways in the insulating layer (i.e., conductive pathways formed, at least in part, by a semimetal or semiconductor). Additional conductive layers may be present on top of the anode or below the cathode to aid in fabrication or in operation of the circuit used to control the cell (e.g., to lower the resistance of the connection to the cell).
An electrical pulse can be applied between the two electrodes to cause the semimetal or semiconductor atoms to form a conductive pathway. An electrical pulse different in magnitude or polarity could be used to disrupt this conductive pathway to return the device to a higher resistance state. An initial “forming” electrical pulse may be applied to an as-fabricated device to introduce the semimetal or semiconductor atoms into the insulating layer, with the subsequent program or erase operations causing the semimetal or semiconductor atoms to rearrange into low-resistance or high-resistance pathways, respectively.
In addition or alternatively, the semimetal or semiconductor atoms may be introduced and removed from the insulating layer with each program/erase cycle of the device.
In addition or alternatively, the semimetal or semiconductor atoms can be introduced into the insulating layer by an initial thermal or chemical treatment, instead of an electrical pulse, and program/erase electrical pulses used to rearrange the atoms to form a low-high-resistance pathways, respectively.
In addition or alternatively, the semimetal or semiconductor atoms can be introduced into the insulating layer in situ, as the insulating layer is formed.
Embodiments can include memory device architectures like those of conventional CBRAM devices (including resistive RAM (RRAM) devices), but include memory elements as described herein. As a result, memory devices according to embodiments can have programming power supply voltages and/or durations that may be less than those of such conventional devices. Memory devices according to embodiments can have greater wear cycles, or greater time periods between “reconditioning” type operations than conventional memory devices. Reconditioning type operations can be operations that reprogram elements into particular states (e.g., tighten resistance distributions, program the cells after erasing/programming all the cells to a same state). Memory devices according to embodiments can have wear algorithms that allow for a larger number of cycles before data are shifted between different memory blocks, or the like.
In the embodiments disclosed herein, like sections are referred to by the same reference character but with the leading digit(s) corresponding to the
A switch layer 106 can be formed between first and second electrodes 104/108. A switch layer 106 can be formed of a material that can switch its conductivity by application of electric fields across the electrodes. According to embodiments, a switch layer 106 can be an insulating material in which conductive pathways can be formed and unformed by application of electric fields. Such conductive pathways can be formed, at least in part, from one or more semimetals and/or semiconductors (semimetal(s)/semiconductor(s)). In some embodiments, a switch layer 106 may have essentially none of the pathway forming semimetal(s)/semiconductor(s), with an anode 104 being the source of substantially all of the semimetal(s)/semiconductor(s). However, in other embodiments, a switch layer 106 may include some of the semimetal(s)/semiconductor(s), with an anode 104 contributing additional amounts of the semimetal(s)/semiconductor(s). In still other embodiments, a switch layer 106 may include the semimetal(s)/semiconductor(s), with an anode 104 contributing none, or very little of its semimetal(s)/semiconductor(s) in the formation of conductive pathways within switch layer 106.
In some embodiments, a switch layer 106 can be a metal oxide. In particular embodiments, a switch layer 106 can include any of gadolinium oxide (GdOx), hafnium oxide (HfOx), tantalum oxide (TaOx), aluminum oxide (AlOx) and/or zirconium oxide (ZrOx). It is understood that such metal oxides can have stoichiometric or non-stoichiometric forms.
In some embodiments, a first electrode 104 can include a semimetal(s)/semiconductor(s) and one or more other elements. In a particular embodiment, a first electrode 104 can be a binary alloy of the semimetal(s)/semiconductor(s) and another element. A metal of the first electrode 104 used in combination with the semimetal(s)/semiconductor(s) can be a transition metal. In some embodiments, such a metal can be a rare earth metal. However, in other embodiments, such a metal may not be a transition metal (and hence not a rare earth metal, either).
In a particular embodiments, a first electrode 104 can be a binary alloy of Te (with Te being the semimetal/semiconductor). In such a binary alloy, the other element of the alloy can be selected from Ti, Zr, Hf, aluminum (Al), gold (Au), barium (Ba), bromine (Br), cadmium (Cd), cerium (Ce), cobalt (Co), chromium (Cr), dysprosium (Dy), erbium (Er), europium (Eu), iron (Fe), gallium (Ga), gadolinium (Gd), holmium (Ho), indium (In), iridium (Ir), lanthanum (La), manganese (Mn), molybdenum (Mo), nickel (Ni), lead (Pb), palladium (Pd), praseodymium (Pr), platinum (Pt), rubidium (Rb), rhenium (Re), ruthenium (Ru), rhodium (Rh), samarium (Sm), strontium (Sr) and thallium (Tl). In particular embodiments, a first electrode can be an alloy of zirconium (Zr) and Te, or an alloy of Ti and Zr, or an alloy of Hf and Te. Further, a corresponding switch layer 106 can be ZrOx, TiOx, or HfOx, respectively.
In some embodiments, an oxide of a switch layer can be an oxide of an element included in first electrode. In a very particular embodiment, the switch layer can include a metal oxide and the first anode can include the metal of that metal oxide.
A second electrode 108 can be a conductive material suitable for a desired resistance, or process compatibility, etc. As but one very particular embodiment, a second electrode 108 can be formed of tantalum (Ta).
It is understood that
A switch layer 406 can be formed of, or include, one or more switch metal oxide molecules/compounds (one shown as 416). Such a switch metal oxide can include a switch oxide metal (M2) and one or more oxygen atoms (Ox). In some embodiments, a switch oxide metal (M2) can be the same as an anode metal (M1). However, in other embodiments, a switch oxide metal can be the same as an anode metal (i.e., M2=M1).
Electric field(s) opposite to that of
It is understood that
A switch layer 506 can include, or be formed entirely of, a metal oxide of the anode metal. In some embodiments, and as described herein, in a programming operation (an operation that forms a conductive region in switch layer 506) oxygen can be freed from the switch layer and bind with the anode metal to form the anode metal oxide at the first electrode 504. A second electrode 408 can be formed of any suitable conductive material(s).
Referring still to
In the embodiment shown, switch layer 606 can be a metal oxide. The switch layer 606 can be formed on a second electrode 608. Switch layer 606 and second electrode 608 can be formed of any suitable materials described herein, or equivalents.
In some embodiments, an element 900 can then be programmed as shown in
In some embodiments, an element 1000 can then be programmed as shown in
The various structures of
In some embodiments, an element 1100 can then be programmed as shown in
It is noted that while embodiments show layers with a particular vertical orientation, alternate embodiments can have a different orientation. As but one example, an insulating material can be formed over a layer containing the semi-metal and/or semiconductor that can form a conductive structure. Further, other embodiments can have a lateral arrangement, with an insulating layer having a vertical orientation between a layer containing the semi-metal and/or semiconductor that can form a conductive structure.
It should be appreciated that reference throughout this description to “one embodiment” or “an embodiment” means that a particular feature, structure or characteristic described in connection with the embodiment is included in at least one embodiment of an invention. Therefore, it is emphasized and should be appreciated that two or more references to “an embodiment” or “one embodiment” or “an alternative embodiment” in various portions of this specification are not necessarily all referring to the same embodiment. Furthermore, the particular features, structures or characteristics may be combined as suitable in one or more embodiments of the invention.
It is also understood that other embodiments of this invention may be practiced in the absence of an element/step not specifically disclosed herein.
Similarly, it should be appreciated that in the foregoing description of exemplary embodiments of the invention, various features of the invention are sometimes grouped together in a single embodiment, figure, or description thereof for the purpose of streamlining the disclosure aiding in the understanding of one or more of the various inventive aspects. This method of disclosure, however, is not to be interpreted as reflecting an intention that the claims require more features than are expressly recited in each claim. Rather, inventive aspects lie in less than all features of a single foregoing disclosed embodiment. Thus, the claims following the detailed description are hereby expressly incorporated into this detailed description, with each claim standing on its own as a separate embodiment of this invention.
This application claims the benefit of U.S. provisional patent application Ser. No. 61/798,919, filed on Mar. 15, 2013, the contents of which are incorporated by reference herein.
Number | Name | Date | Kind |
---|---|---|---|
5761115 | Kozicki et al. | Jun 1998 | A |
6418049 | Kozicki et al. | Jul 2002 | B1 |
6487106 | Kozicki | Nov 2002 | B1 |
6635914 | Kozicki et al. | Oct 2003 | B2 |
6927411 | Kozicki | Aug 2005 | B2 |
7101728 | Kozicki et al. | Sep 2006 | B2 |
7332377 | Happ et al. | Feb 2008 | B2 |
7368314 | Ufert | May 2008 | B2 |
7372065 | Kozicki et al. | May 2008 | B2 |
7423281 | Rohr | Sep 2008 | B2 |
7602042 | Ahn et al. | Oct 2009 | B2 |
7700398 | Pinnow | Apr 2010 | B2 |
7718537 | Ufert | May 2010 | B2 |
7728322 | Kozicki | Jun 2010 | B2 |
7829134 | Pinnow et al. | Nov 2010 | B2 |
7851777 | Arai et al. | Dec 2010 | B2 |
8134139 | Lin et al. | Mar 2012 | B2 |
8610102 | Kawashima et al. | Dec 2013 | B2 |
8884397 | Aratani et al. | Nov 2014 | B2 |
8907313 | Barabash et al. | Dec 2014 | B2 |
20040124407 | Kozicki et al. | Jul 2004 | A1 |
20050226036 | Aratani et al. | Oct 2005 | A1 |
20060172067 | Ovshinsky et al. | Aug 2006 | A1 |
20070161186 | Ho | Jul 2007 | A1 |
20090085025 | Arai et al. | Apr 2009 | A1 |
20100012917 | Takaura et al. | Jan 2010 | A1 |
20100133496 | Lee et al. | Jun 2010 | A1 |
20110027597 | Ohba et al. | Feb 2011 | A1 |
20110031466 | Kagawa et al. | Feb 2011 | A1 |
20110073825 | Aratani et al. | Mar 2011 | A1 |
20110194329 | Ohba et al. | Aug 2011 | A1 |
20120236625 | Ohba et al. | Sep 2012 | A1 |
20130264534 | Hwang | Oct 2013 | A1 |
20140166958 | Barabash et al. | Jun 2014 | A1 |
20160248004 | Kagawa | Aug 2016 | A1 |
Entry |
---|
PCT International Search Report for International Application No. PCT/US14/30871, dated Aug. 27, 2014. |
PCT Written Opinion of the International Search Authority for International Application No. PCT/US14/30871, dated Aug. 27, 2014. |
PCT International Search Report for International Application No. PCT/US14/20032, dated Mar. 10, 2015. |
PCT International Search Report and Written Opinion for International Application No. PCT/US2014/011146, dated May 2, 2014. |
Non-final Office Action for U.S. Appl. No. 13/829,941, dated Mar. 27, 2015. |
Number | Date | Country | |
---|---|---|---|
20140299832 A1 | Oct 2014 | US |
Number | Date | Country | |
---|---|---|---|
61798919 | Mar 2013 | US |