Claims
- 1. A nonvolatile memory system comprising:
at least one nonvolatile memory each including a clock terminal, a plurality of data terminals and a plurality of nonvolatile memory cells; and a control device coupled to said at least one nonvolatile memory, wherein said control device is enabled to output a clock signal, an address information and a program data to said at least one nonvolatile memory when requesting a program operation to said at least one nonvolatile memory, and wherein said at least one nonvolatile memory receives said program data in response to said clock signal after receiving said address information, selects ones of said nonvolatile memory cells and stores said program data to said selected nonvolatile memory cells in performing said program operation.
- 2. A nonvolatile memory system according to claim 1,
wherein said at least one nonvolatile memory performs erasing of data stored in said selected nonvolatile memory cells after receiving said address information.
- 3. A nonvolatile memory system according to claim 2,
wherein each nonvolatile memory includes a plurality of word lines and a plurality of data lines, and wherein each of said nonvolatile memory cells is arranged at a crossing point of a corresponding one of said word lines and a corresponding one of said data lines and is coupled to said corresponding word line and said corresponding data line.
- 4. A nonvolatile memory system according to claim 3,
wherein each nonvolatile memory includes a plurality of sectors each comprising one word line and ones of the nonvolatile memory cells coupled thereto, and said data has a length equal to a length of data storable to one sector.
- 5. A nonvolatile memory system according to claim 4,
wherein each nonvolatile memory is a flash memory.
- 6. A nonvolatile memory system according to claim 1,
wherein said control device is enabled to output a clock signal and an address information to said at least one nonvolatile memory when requesting a read operation to said at least one nonvolatile memory, and wherein said at least one nonvolatile memory selects ones of said nonvolatile memory cells, reads a read data to said selected nonvolatile memory cells and outputs said read data in response to said clock signal after receiving said address information in performing said read operation.
- 7. A nonvolatile memory system according to claim 6,
wherein each nonvolatile memory includes a plurality of word lines and a plurality of data lines, and wherein each of said nonvolatile memory cells is arranged at a crossing point of a corresponding one of said word lines and a corresponding one of said data lines and is coupled to said corresponding word line and said corresponding data line.
- 8. A nonvolatile memory system according to claim 7,
wherein said each nonvolatile memory includes a plurality of sectors each comprising one word line and ones of the nonvolatile memory cells coupled thereto, and wherein said read data has a length equal to a length of data storable to one sector.
- 9. A nonvolatile memory system according to claim 6,
wherein said control device includes a host interface comprised of a data bus transceiver, an address bus driver, an address decoder and a control bus controller, to enable communication between said at least one nonvolatile memory and an external system bus.
- 10. A nonvolatile memory system according to claim 1,
wherein said control device includes a host interface comprised of a data bus transceiver, an address bus driver, an address decoder and a control bus controller, to enable communication between said at least one nonvolatile memory and an external system bus.
Priority Claims (1)
Number |
Date |
Country |
Kind |
04-177973 |
Jul 1992 |
JP |
|
Parent Case Info
[0001] This application is a continuation of application Ser. No. 09/984,816, filed Oct. 31, 2001; which, in turn is a continuation of application Ser. No. 09/880,934, filed Jun. 15, 2001, now U.S. Pat. No. 6,370,059; which, in turn, was a continuation of application Ser. No. 09/630,426, filed Aug. 1, 2000, now U.S. Pat. No. 6,272,042; which, in turn, was a continuation of application Ser. No. 09/288,313, filed Apr. 8, 1999, now U.S. Pat. No. 6,101,123; which, in turn, was a continuation of Ser. No. 09/124,794, filed Jul. 30, 1998, now U.S. Pat. No. 5,910,913; which, in turn, was a divisional of application Ser. No. 08/739,156, filed Oct. 30, 1996, now U.S. Pat. No. 5,828,600; which, in turn, was a divisional of application Ser. No. 08/164,780, filed Dec. 10, 1993, now U.S. Pat. No. 5,592,415; and which, in turn, was a continuation-in-part of application Ser. No. 08/085,156, filed Jul. 2, 1993, now abandoned; and the entire disclosures of all of which are incorporated herein by reference.
Divisions (2)
|
Number |
Date |
Country |
Parent |
08739156 |
Oct 1996 |
US |
Child |
09124794 |
Jul 1998 |
US |
Parent |
08164780 |
Dec 1993 |
US |
Child |
08739156 |
Oct 1996 |
US |
Continuations (5)
|
Number |
Date |
Country |
Parent |
09984816 |
Oct 2001 |
US |
Child |
10351524 |
Jan 2003 |
US |
Parent |
09880934 |
Jun 2001 |
US |
Child |
09984816 |
Oct 2001 |
US |
Parent |
09630426 |
Aug 2000 |
US |
Child |
09880934 |
Jun 2001 |
US |
Parent |
09288313 |
Apr 1999 |
US |
Child |
09630426 |
Aug 2000 |
US |
Parent |
09124794 |
Jul 1998 |
US |
Child |
09288313 |
Apr 1999 |
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08085156 |
Jul 1993 |
US |
Child |
08164780 |
Dec 1993 |
US |