Claims
- 1. A nonvolatile memory system comprising:a nonvolatile memory including a clock terminal for receiving a clock signal, a plurality of data terminals for receiving a program data and a plurality of nonvolatile memory cells; and a control device coupled to said nonvolatile memory, wherein said control device is enabled to output an address information and said program data to said nonvolatile memory when requesting a program operation to said nonvolatile memory, and wherein said nonvolatile memory receives said program data in response to said clock signal after receiving said address information, selects ones of said nonvolatile memory cells and stores said program data to said selected nonvolatile memory cells in performing said program operation.
- 2. A nonvolatile memory system according to claim 1,wherein said nonvolatile memory performs erasing of data stored in said selected nonvolatile memory cells after receiving said address information.
- 3. A nonvolatile memory system according to claim 2,wherein said nonvolatile memory includes a plurality of word lines and a plurality of data lines, and wherein each of said nonvolatile memory cells is arranged at a crossing point of a corresponding one of said word lines and a corresponding one of said data lines and is coupled to said corresponding word line and said corresponding data line.
- 4. A nonvolatile memory system according to claim 3,wherein said nonvolatile memory includes a plurality of sectors each comprising one word line and ones of the nonvolatile memory cells coupled thereto, and said data has a length equal to a length of data storable to one sector.
- 5. A nonvolatile memory system according to claim 4, wherein said nonvolatile memory is a flash memory.
- 6. A nonvolatile memory system according to claim 1,wherein said control device is enabled to output an address information to said at least one nonvolatile memory when requesting a read operation to said at least one nonvolatile memory, and wherein said nonvolatile memory selects ones of said nonvolatile memory cells, reads a read data from said selected nonvolatile memory cells and outputs said read data in response to said clock signal after receiving said address information in performing said read operation.
- 7. A nonvolatile memory system according to claim 6,wherein said nonvolatile memory includes a plurality of word lines and a plurality of data lines, and wherein each of said nonvolatile memory cells is arranged at a crossing point of a corresponding one of said word lines and a corresponding one of said data lines and is coupled to said corresponding word line and said corresponding data line.
- 8. A nonvolatile memory system according to claim 7,wherein said nonvolatile memory includes a plurality of sectors each comprising one word line and ones of the nonvolatile memory cells coupled thereto, and wherein said read data has a length equal to a length of data storable to one sector.
- 9. A nonvolatile memory system according to claim 6,wherein said control device includes a host interface comprised of a data bus transceiver, an address bus driver, an address decoder and a control bus controller, to enable communication between said nonvolatile memory and an external system bus.
- 10. A nonvolatile memory system according to claim 1,wherein said control device includes a host interface comprised of a data bus transceiver, an address bus driver, an address decoder and a control bus controller, to enable communication between said nonvolatile memory and an external system bus.
- 11. A nonvolatile memory system according to claim 1,wherein said control device is coupled to said nonvolatile memory by a data bus, an address bus and a control bus.
- 12. A nonvolatile memory system according to claim 1,wherein communication between said control device and said nonvolatile memory is effected via a data bus, an address bus and a control bus.
- 13. A nonvolatile memory system according to claim 4,wherein communication between said control device and said nonvolatile memory is effected via a data bus, an address bus and a control bus.
- 14. A nonvolatile memory system according to claim 5,wherein communication between said control device and said nonvolatile memory is effected via a data bus, an address bus and a control bus.
- 15. A nonvolatile memory system according to claim 8,wherein communication between said control device and said nonvolatile memory is effected via a data bus, an address bus and a control bus.
Priority Claims (1)
Number |
Date |
Country |
Kind |
04-177973 |
Jul 1992 |
JP |
|
Parent Case Info
This application is a continuation of application Ser. No. 09/984,816, filed Oct. 31, 2001 now U.S. Pat. No. 6,538,926; which, in turn is a continuation of application Ser. No. 09/880,934, filed Jun. 15, 2001, now U.S. Pat. No. 6,370,059; which, in turn, was a continuation of application Ser. No. 09/630,426, filed Aug. 1, 2000, now U.S. Pat. No. 6,272,042; which, in turn, was a continuation of application Ser. No. 09/288,313, filed Apr. 8, 1999, now U.S. Pat. No. 6,101,123; which, in turn, was a continuation of Ser. No. 09/124,794, filed Jul. 30, 1998, now U.S. Pat. No. 5,910,913; which, in turn, was a divisional of application Ser. No. 08/739,156, filed Oct. 30, 1996, now U.S. Pat. No. 5,828,600; which, in turn, was a divisional of application Ser. No. 08/164,780, filed Dec. 10, 1993, now U.S. Pat. No. 5,592,415; and which, in turn, was a continuation-in-part of application Ser. No. 08/085,156, filed Jul. 2, 1993, now abandoned; and the entire disclosures of all of which are incorporated herein by reference.
US Referenced Citations (20)
Foreign Referenced Citations (11)
Number |
Date |
Country |
61-127179 |
Jun 1986 |
JP |
62-276878 |
Dec 1987 |
JP |
62-298096 |
Dec 1987 |
JP |
01-229497 |
Sep 1989 |
JP |
02-040199 |
Feb 1990 |
JP |
02-260455 |
Oct 1990 |
JP |
03-066171 |
Mar 1991 |
JP |
03-219496 |
Sep 1991 |
JP |
03-250495 |
Nov 1991 |
JP |
04-007870 |
Jan 1992 |
JP |
04-014871 |
Jan 1992 |
JP |
Non-Patent Literature Citations (4)
Entry |
IEEE Journal of Solid State Circuits, vol. 26, No. 4, Apr. 1999, pp. 484-491. |
IEEE Journal of Solid State Circuits , vol. SC-17, No. 5, Oct. 1982, pp. 821-827. |
Kume et al, H., “A 1.28 μm2 Contactless Memory Cell Technology for a 3-V Only 64 Mbit EEPROM”, International Electron Devices Meeting, 1992, Technical Digest, pp. 24.7.1-24.7.3. |
Nakayama et al, T.. “A 60ns 16Mb Flash EEPROM with Program and Erase Sequence Controller”, 1991 IEEE ISSCC, pp. 260-261. |
Continuations (5)
|
Number |
Date |
Country |
Parent |
09/984816 |
Oct 2001 |
US |
Child |
10/351524 |
|
US |
Parent |
09/880934 |
Jun 2001 |
US |
Child |
09/984816 |
|
US |
Parent |
09/630426 |
Aug 2000 |
US |
Child |
09/880934 |
|
US |
Parent |
09/288313 |
Apr 1999 |
US |
Child |
09/630426 |
|
US |
Parent |
09/124794 |
Jul 1998 |
US |
Child |
09/288313 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
08/085156 |
Jul 1993 |
US |
Child |
08/164780 |
|
US |