Claims
- 1. A nonvolatile semiconductor memory device comprising:a plurality of memory cells each of which has a threshold voltage corresponding to data; a clock terminal to receive a clock signal; and a controller, wherein in response to a command, said controller controls an erase operation for erasing data of ones of said plurality of memory cells, a fetch operation for fetching data in synchronism with a clock signal received by said clock terminal, and a write operation for writing data fetched in synchronism with said clock signal to said ones of said plurality of memory cells.
- 2. The nonvolatile semiconductor memory device according to claim 1, further comprising a data latch to latch data fetched in synchronism with said clock signal.
- 3. The nonvolatile semiconductor memory device according to claim 2, further comprising a plurality of word lines each of which is coupled to corresponding memory cells of said plurality of memory cells, wherein data of memory cells coupled to a selected word line of said plurality of word lines are erased by said erase operation.
- 4. The nonvolatile semiconductor memory device according to claim 3, further comprising a voltage generating circuit to generate an erase voltage in said erase operation.
- 5. The nonvolatile semiconductor memory device according to claim 4, wherein said erase voltage is applied with said selected word line.
- 6. The nonvolatile semiconductor memory device according to claim 5, wherein a verify operation verifying threshold voltages of memory cells coupled to a word line applied with said erase voltage is performed after said erase voltage is applied.
- 7. The nonvolatile semiconductor memory device according to claim 6, further comprising a plurality of data lines each of which is coupled with corresponding memory cells of said plurality of memory cells and with said data latch.
- 8. The nonvolatile semiconductor memory device according to claim 7, wherein each of said plurality of data lines is applied with one of a first voltage and a second voltage in accordance with data latched in said data latch in said write operation.
Priority Claims (1)
| Number |
Date |
Country |
Kind |
| 4-177973 |
Jul 1992 |
JP |
|
CROSS REFERENCE TO RELATED APPLICATIONS
This application is a continuation of application Ser. No. 09/288,313, filed Apr. 8, 1999 now U.S. Pat. No. 6,101,123; which is a continuation of Ser. No. 09/124,794, filed Jul. 30, 1998, now U.S. Pat. No. 5,910,913; which was a divisional of application Ser. No. 08/739,156, filed Oct. 30, 1996, now U.S. Pat. No. 5,828,600; which was a divisional of application Ser. No. 08/164,780, filed Dec. 10, 1993, now U.S. Pat. No. 5,592,415; and which, in turn, was a continuation-in-part of application Ser. No. 08/085,156, filed Jul. 2, 1993, now abandoned; and the entire disclosures of all of which are incorporated herein by reference.
US Referenced Citations (12)
Foreign Referenced Citations (4)
| Number |
Date |
Country |
| 62-276878 |
Dec 1987 |
JP |
| 1-229497 |
Sep 1989 |
JP |
| 3-219496 |
Sep 1991 |
JP |
| 4-014871 |
Jan 1992 |
JP |
Non-Patent Literature Citations (4)
| Entry |
| IEEE Journal of Solid State Circuits, vol. 26, No. 4, Apr. 199, pp. 484-491. |
| IEEE Journal of Solid State Circuits, vol. SC-17, No. 5, Oct. 1982, pp. 821-827. |
| Kume et al., H., “A 1.28 μm2 Contactless Memory Cell Technology for a 3-V Only 64 Mbit EEPROM”, International Electron Devices Meeting, 1992, Technical Digest, pp. 24.7.1-24.7.3. |
| Nakayama et al., T., “A 60ns 16Mb Flash EEPROM with Program and Erase Sequence Controller”, 1991 IEEE ISSCC, pp. 260-261. |
Continuations (2)
|
Number |
Date |
Country |
| Parent |
09/288313 |
Apr 1999 |
US |
| Child |
09/630426 |
|
US |
| Parent |
09/124794 |
Jul 1998 |
US |
| Child |
09/288313 |
|
US |
Continuation in Parts (1)
|
Number |
Date |
Country |
| Parent |
08/085156 |
Jul 1993 |
US |
| Child |
08/164780 |
|
US |