Claims
- 1. A nonvolatile semiconductor memory comprising:
a memory cell array composed of a plurality of memory cells located in a matrix; a word line extending in a row direction on the memory cell array; a bit line extending in a column direction on the memory cell array; a shunt area which is located in the memory cell array and extends in the column direction, and where location of any of the plurality of memory cells is forbidden; a first line, which is located in the shunt area, and which is connected to an area where the plurality of memory cells are formed; and a second line, which is located above the first line in the shunt area, and which is connected to a source line.
- 2. The nonvolatile semiconductor memory according to claim 1, wherein a sheet resistance of the second line is lower than a sheet resistance of the first line.
- 3. A nonvolatile semiconductor memory comprising:
a memory cell array including a cell unit composed of a memory cell and a select gate transistor; a word line which is connected to the memory cell and extends in a row direction on the memory cell array; a select gate line which is connected to the select gate transistor and extends in the row direction on the memory cell array; a select gate bypass line which is formed above the select gate line and extends in the row direction on the memory cell array; a shunt area which is located in the memory cell array and extends in a column direction, and where location of the memory cell is forbidden; a contact section, which is located in the shunt area, for connecting the select gate bypass line to the select gate line; a first line, which is located in the shunt area, and which is connected to an area where the memory cell is formed; and a second line which is located above the first line in the shunt area, and which is connected to a source line.
- 4. A nonvolatile semiconductor memory comprising:
a memory cell array including a cell unit composed of a memory cell and a select gate transistor; a word line which is connected to the memory cell and extends in a row direction on the memory cell array; a select gate line which is connected to the select gate transistor and extends in the row direction on the memory cell array; a select gate bypass line which is formed above the select gate line and extends in the row direction on the memory cell array; a plurality of shunt areas, which are located in the memory cell array and extend in a column direction, and in each of which location of the memory cell is forbidden; a first contact section for connecting the select gate bypass line to the select gate line; and a second contact section for applying a potential to an area where the memory cell is formed, wherein the first and second contact sections are alternatively located in the plurality of shunt areas.
- 5. A nonvolatile semiconductor memory comprising:
a memory cell array including first and second cell units, which are respectively located in blocks different from each other, and each of which is composed of a memory cell and a select gate transistor; a first select gate line connected to the select gate transistor in the first cell unit; a second select gate line connected to the select gate transistor in the second cell unit; a select gate bypass line which is formed above the first and second select gate lines; a shunt area, which is located in the memory cell array, and where location of the memory cell is forbidden; and a contact section, which is located in the shunt area, for connecting the select gate bypass line to the first select gate line, wherein the second select gate line is disconnected in the shunt area where the contact section is located.
- 6. A nonvolatile semiconductor memory comprising:
a memory cell array including a cell unit composed of a memory cell and a select gate transistor; a select gate bypass line which is formed above the select gate line of the select gate transistor; first and second shunt areas, which are located in the memory cell array, and where location of the memory cell is forbidden; a first contact section, which is located in the first shunt area, for connecting the select gate bypass line to the select gate line; and a second contact section, which is located in the second shunt area, for applying a potential to an area where the memory cell is formed, wherein the select gate line is disconnected in the second shunt area where the second contact section is located.
Priority Claims (2)
| Number |
Date |
Country |
Kind |
| 10-258778 |
Sep 1998 |
JP |
|
| 10-084379 |
Mar 1998 |
JP |
|
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a continuation of U.S. Ser. No. 09/976,317, filed Oct. 15, 2001, which is a divisional of U.S. Ser. No. 09/274,481, filed Mar. 23, 1999 which claims priority under 35 U.S.C. § 119 to Japanese Patent Application Nos. 10-258778, filed Sep. 11, 1998 and 10-084379, filed Mar. 30, 1998, the entire contents of which are incorporated herein by reference.
Divisions (1)
|
Number |
Date |
Country |
| Parent |
09274481 |
Mar 1999 |
US |
| Child |
09976317 |
Oct 2001 |
US |
Continuations (1)
|
Number |
Date |
Country |
| Parent |
09976317 |
Oct 2001 |
US |
| Child |
10303818 |
Nov 2002 |
US |