The present disclosure relates to semiconductor structures and, more particularly, to oxidized cavity structures within and under semiconductor devices and methods of manufacture.
Radio frequency (RF) devices are used in many different types of communication applications. For example, RF devices can be used in cellular telephones with wireless communication components such as switches, MOSFETs, transistors and diodes.
As cellular telephones become more complex and commoditized, there is an increasing need to provide higher performance and lower price points for the wireless communication components. A significant fraction of the cost of manufacturing an RF switch, for example, is the cost to engineer very high linearity such that harmonic distortion is extremely low and meets product specifications.
RF devices are typically manufactured on high resistivity silicon wafers or substrates to achieve the needed RF linearity. State-of-the-art trap rich silicon on insulator (SOI) high resistivity substrates offer excellent vertical isolation and linearity, but the SOI wafer can be up to 50% of the total manufacturing cost because they can be 5 to 10 times the cost of high resistivity non-SOI substrates, i.e., a RF device formed on a SOI wafer could have a total normalized manufacturing cost of 1.0 while a similar device formed on a high resistivity non-SOI bulk wafer could have a total normalized manufacturing cost of 0.6. Devices built on bulk Si substrates have been known to suffer from degraded linearity, harmonics, noise, and leakage currents, any of which will degrade device performance thus necessitating the higher cost of SOI wafers.
In an aspect of the disclosure, a structure comprises: a substrate material; an oxidized trench structure extending into the substrate material; and one or more oxidized cavity structures extending from the oxidized trench structure and formed in the substrate material under active devices.
In an aspect of the disclosure, a structure comprises: a crystalline substrate material with an active region; at least one oxidized cavity structure formed in the crystalline substrate material under the active region; and an oxidized trench extending into the crystalline substrate material and connecting to the at least one oxidized cavity structure formed in the crystalline substrate, the oxidized trench also surrounding the active region.
In an aspect of the disclosure, a method comprises: forming a trench structure into a substrate material and which surrounds an active area; forming cavity structures in the substrate material under the active are and which is open to the trench structure; and oxidizing at least sidewalls of the cavity structures through the opening extending from the trench structure.
The present disclosure is described in the detailed description which follows, in reference to the noted plurality of drawings by way of non-limiting examples of exemplary embodiments of the present disclosure.
The present disclosure relates to semiconductor structures and, more particularly, to oxidized cavity structures within and under semiconductor devices and methods of manufacture. More specifically, the present disclosure includes cavity structures which have oxidized sidewalls. In embodiments, the localized oxidized cavity structures can also be completely filled with oxide. Advantageously, the cavity structures disclosed herein improve performance of bulk devices by reducing harmonics generated from the substrate, as an example. In addition, advantageously, the localized oxidized cavity structures will reduce junction capacitance and substrate losses.
In embodiments, the cavity structures are provided under or within devices, e.g., FET body or channel and the FET source/drain. The cavity structures can be oxidized and also sealed with semiconductor material, i.e. Si or SiGe, embedded under the FET. By oxidizing the sidewalls underneath the devices through trench structures it is possible to provide a two (2)-way oxidation or multi-way oxidation. In embodiments, the cavity structures can be completely filled or partially filled and surrounded by oxide filled trench structures, where the oxide used to fill the trenches, e.g., deep trenches, shallow trench isolation structures, etc., is also used to line or fill the cavity structures. The use of the oxidized cavity structures will reduce junction capacitance and substrate losses. In addition, the oxidized cavities could provide full isolation of devices, while avoiding the need for expensive SOI wafers.
In embodiments, the cavity structures can be formed in bulk silicon wafers with either standard resistivity of about 0.01 to 100 ohm-cm or high resistivity silicon wafers, e.g., a resistivity of about >1 Kohm-cm to about 10 Kohm-cm or higher. In embodiments, the cavity structures are formed under source/drain regions extending below a PN junction, under gate structures or below the source/drain PN junction, above and not touching the cavity. In further embodiments, the cavity structures can be formed with a dual well stack with deep trench isolation structures to avoid depletion region punch through, or in a triple well structure without deep trench isolation structures, amongst other implementations described herein.
In any of the disclosed implementations, the cavity structures can be used with radio frequency (RF) FETs or NPNs, such as FET switches, with the cavity structures under such devices or under source/drain regions or combinations thereof on a single wafer. Alternatively, the cavity structures may be used under any active device, such as a NPN or SiGe NPN, or passive devices to reduce substrate parasitics. In any of the disclosed implementations, trenches (bars) or holes leading to the cavity structures are subjected to an optional annealing process prior to being sealed with an epitaxial material (or oxide), which will soften the edges. For example, the annealing process will form a curvature at the entrance of the trench or hole, which enables subsequent deposition processes to seal the cavity through an epi and/or reflow process. The sealing material can be a combination of epitaxial SiGe and Si, for example, which under certain temperature or deposition conditions will result in a non-planar surface topography (e.g., concave surface or convex surface).
The structures of the present disclosure can be manufactured in a number of ways using a number of different tools. In general, though, the methodologies and tools are used to form structures with dimensions in the micrometer and nanometer scale. The methodologies, i.e., technologies, employed to manufacture the structures of the present disclosure have been adopted from integrated circuit (IC) technology. For example, the structures are built on wafers and are realized in films of material patterned by photolithographic processes on the top of a wafer. In particular, the fabrication of the structures uses three basic building blocks: (i) deposition of thin films of material on a substrate, (ii) applying a patterned mask on top of the films by photolithographic imaging, and (iii) etching the films selectively to the mask.
Still referring to
Referring to
In more specific embodiments, the trenches 22 can be formed by conventional lithography and etching processes. For example, a resist (not shown) formed over the pad dielectric films 15 is exposed to energy (light) to form a pattern (opening). An etching process with a selective chemistry, e.g., reactive ion etching (RIE), will be used to form one or more trenches 22 through the openings of the resist, through the pad films 15 and into the substrate 12. The resist can then be removed by a conventional oxygen ashing process or other known stripants. The width of the trenches 22 is determined by the lithography resolution. In one illustrative example, the pad films are 100 nm thick, the trenches are 120 nm wide, holes and the trenches are 0.7 micron deep into the substrate 12.
Referring to
In embodiments, the sidewall liner 23 is one or more of any suitable dielectric materials such as one or more oxide or nitride layers or combination of dielectric layers deposited using any known deposition method, e.g., CVD, thermal oxidization of the silicon substrate, or ALD or any of these combinations. The sidewall liner 23 should robustly coat the sidewalls of the trenches 22 in order to protect the underlying substrate material from subsequent etching processes (for cavity formation).
To achieve this robust sidewall coverage, the dielectric material or materials needs to be thick enough to leave a thick film on the sidewalls of the trenches 22 but not too thick that it pinches off the top opening of the trenches 22, which would prevent cavity formation during the successive cavity etch. For example, 40 nm of nitride can be deposited on a 100 nm wide trench. In another embodiment, for example, the sidewall of trenches 22 are thermally oxidized to form a SiO2 layer which extends under the dielectric films 15. Following this thermal oxidization, the sidewall liner 23 can undergo an anisotropic etch. In embodiments, the top surface of pad film 15 is exposed to the spacer etch and is thinned but not fully removed.
As shown in
Following the formation of the sidewall liner or spacer 23 and optional clean(s), exposed substrate material at the bottom of the trench 22 can be removed to form the cavity structures 24. To avoid unintentional etching of the substrate 12 on the sidewall of the trenches and top surface of the structure, the pad dielectric material 15 and sidewall liner 23 should completely cover the substrate 12. In embodiments, the exposed substrate material 12 can be removed by a wet etching process or dry etching process. For example, dry etchants can include plasma-based CF4, plasma-based SF6, or gas XeF4 silicon etch, etc., and wet etching processes can include KOH and NH4OH. In embodiments, the cavity structures 24 can be formed under what will be the FET source/drain regions extending to a bottom of a PN junction under and between gate structures; under the FET gate; or both. Alternatively, the cavity structures 24 can be formed under any passive device, such as a silicon diffusion or polysilicon resistor, or active device, such as a FET, SiGe HBT, bipolar junction transistor, MESFET, etc.
In embodiments, the upper surface of the cavity structures 24 can be about 300 nm in depth below the top surface of the substrate 12; although other dimensions are also contemplated herein. In addition, the cavity structures 24 can have a diameter of about 200 nm to about 800 nm as an example; although other dimensions are contemplated herein. If the cavity structures 24 are under the source/drain regions of a FET, the cavity structures 24 may extend to under the gate FET; if the cavity structures are under the FET gate, then it may extend to under the FET source/drain (e.g., extending partially but not completely under the gate).
In
Following the removal of the sidewall liner 23 and pad dielectrics 15, the trenches 22 are subjected to an optional annealing process to soften or round (curve) the edges of the trenches, as shown representatively at reference numeral 26 in
In embodiments, the critical dimension between the optionally curved silicon 26 at the top of the trenches 22 can be increased by approximately 30% or more during the anneal. In preferred embodiments, though, the annealing process should increase the critical dimension of the curved silicon 26 at the top of the trenches 22 by about 20%. For example, with a trench opening of 120 nm, the critical dimension of the silicon curvature post annealing can increase to about 156 nm, as one non-limiting illustrative example. In this way, the volume at the opening at the top of the trench will be increased, which will effectively allow for more material to be deposited and reflowed therein to completely seal the trench. It should be understood by those of skill in the art that the curvature 26 can be adjusted by temperature and gas flow. For example, the radius of curvature and the critical dimension between the curved silicon at the top of trenches 22 can be increased by increasing the temperature and with adding H2 the required temperature for certain curvatures is reduced.
In
In embodiments, the Ge concentration of the SiGe can be about 5% to about 30%, as an example. In further embodiments, the Ge concentration of the SiGe is graded from 0% to the maximum percent and then graded back to 0%. In embodiments, the maximum percent of Ge can be about 20%. The SiGe will deposit on the exposed surfaces although the SiGe thickness in the sidewalls of the trench 22 could be thinner on planar surfaces 29 of the substrate 12 as compared to sidewalls 26 and cavity structures 24, as shown in
As shown in
After material 28 is optionally reflowed, a semiconductor material 30 is deposited or grown over the trenches 22 (and the remaining surface of the structure), including over the increased opening of the trenches 22, as shown in
In embodiments, the top of the trench 22 is fully sealed with SiGe material 28 prior to silicon layer 30 deposition or growth. In embodiments, the semiconductor material 30 can be deposited or grown to a thickness of about 150 nm in a deposition chamber having a temperature of about 850° C. to about 1050° C. for about 60 seconds. At this temperature, the material 28 will continue to reflow (although other temperatures and time are contemplated herein depending on the desired surface topography of the reflowed material 28), continuing to gravitate or migrate into the upper portion of the trenches 22 (e.g., typically at the smallest critical dimension).
It should also be noted that application of temperature during the reflow process will affect the size and shape of the cavity structure 24. In particular, the cavity structure 24 becomes a different shape, e.g., oval shape, slightly shrinking its volume compared to its original shape (see, e.g.,
Referring to
In embodiments, the trench structure 33 are formed by conventional lithography and etching processes, followed by deposition of insulator material. By way of example, a resist formed over the semiconductor layer 30 is exposed to energy (light) to form a pattern (opening). An etching process with a selective chemistry, e.g., RIE, will be used to form one or more trenches in the optional dielectric films (not shown) on the semiconductor layer 30, the semiconductor layer 30 and substrate 12 through the openings of the resist. The resist can then be removed by a conventional oxygen ashing process or other known stripants. As shown in
Following the formation of the trench structure 33, a dielectric deposition or growth such as an oxidization process is performed to line the cavity structures 24 and the trench structures 33 (which form the STI structures 33) with a dielectric material 40, e.g., oxide material. In one embodiment, the oxidation process can be a directional oxidation process through the trench structure 33 and into the cavity structures 24 as indicated by the curved arrows in
In embodiments, the oxidation process also results in oxidized Si pillars 42 between the cavity structures 24, and oxide material 40 on a surface of the semiconductor layer 30. This results in complete isolation of the FET 36 from the substrate 12. The oxidized pillars 42 can be of different dimensions depending on the amount of oxidation on the sidewalls of the cavity structures 24, the dimensions of the cavity structures 24 and a spacing between the cavity structures 24. For example, the oxidized pillars 42 between the cavity structures 24 can range from about 50 nm to about 500 nm; although other dimensions are also contemplated herein. In embodiments, the oxidized pillars 42 are on the perimeter or other regions in the switch bank (e.g., active devices 36). This may enable the substrate material to act as heat sink.
As shown in
In particular,
The method(s) as described above is used in the fabrication of integrated circuit chips. The resulting integrated circuit chips can be distributed by the fabricator in raw wafer form (that is, as a single wafer that has multiple unpackaged chips), as a bare die, or in a packaged form. In the latter case the chip is mounted in a single chip package (such as a plastic carrier, with leads that are affixed to a motherboard or other higher level carrier) or in a multichip package (such as a ceramic carrier that has either or both surface interconnections or buried interconnections). In any case the chip is then integrated with other chips, discrete circuit elements, and/or other signal processing devices as part of either (a) an intermediate product, such as a motherboard, or (b) an end product. The end product can be any product that includes integrated circuit chips, ranging from toys and other low-end applications to advanced computer products having a display, a keyboard or other input device, and a central processor.
The descriptions of the various embodiments of the present disclosure have been presented for purposes of illustration, but are not intended to be exhaustive or limited to the embodiments disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the described embodiments. The terminology used herein was chosen to best explain the principles of the embodiments, the practical application or technical improvement over technologies found in the marketplace, or to enable others of ordinary skill in the art to understand the embodiments disclosed herein.
Number | Name | Date | Kind |
---|---|---|---|
4710794 | Koshino | Dec 1987 | A |
4888300 | Burton | Dec 1989 | A |
5393375 | MacDonald | Feb 1995 | A |
5427975 | Sparks | Jun 1995 | A |
5844299 | Merill et al. | Dec 1998 | A |
5869374 | Wu | Feb 1999 | A |
5943581 | Lu et al. | Aug 1999 | A |
5949144 | Delgado et al. | Sep 1999 | A |
5972758 | Liang | Oct 1999 | A |
6093330 | Chong | Jul 2000 | A |
6093599 | Lee et al. | Jul 2000 | A |
6057202 | Chen et al. | Sep 2000 | A |
6140197 | Chu et al. | Oct 2000 | A |
6255704 | Iwata et al. | Jul 2001 | B1 |
6258688 | Tsai | Jul 2001 | B1 |
6274920 | Park et al. | Aug 2001 | B1 |
6307247 | Davies | Oct 2001 | B1 |
6337499 | Werner | Jan 2002 | B1 |
6376291 | Barlocchi et al. | Apr 2002 | B1 |
6518144 | Nitta et al. | Feb 2003 | B2 |
6518147 | Villa | Feb 2003 | B1 |
6551944 | Fallica et al. | Apr 2003 | B1 |
6570217 | Sato et al. | May 2003 | B1 |
6670257 | Barlocchi | Dec 2003 | B1 |
6720229 | Norström et al. | Apr 2004 | B2 |
6833079 | Giordani | Dec 2004 | B1 |
6835631 | Zhen et al. | Dec 2004 | B1 |
6928879 | Partridge et al. | Aug 2005 | B2 |
6992367 | Erratico et al. | Jan 2006 | B2 |
7009273 | Inoh et al. | Mar 2006 | B2 |
7053747 | Joodaki | May 2006 | B2 |
7279377 | Rueger et al. | Oct 2007 | B2 |
7294536 | Villa | Nov 2007 | B2 |
7326625 | Jeong et al. | Feb 2008 | B2 |
7354786 | Benzel et al. | Apr 2008 | B2 |
7427803 | Chao et al. | Sep 2008 | B2 |
7662722 | Stamper et al. | Feb 2010 | B2 |
7678600 | Villa et al. | Mar 2010 | B2 |
7906388 | Sonsky | Mar 2011 | B2 |
8203137 | Cho et al. | Jun 2012 | B2 |
8319278 | Zeng et al. | Nov 2012 | B1 |
8575690 | Hsieh | Nov 2013 | B1 |
8652951 | Huang et al. | Feb 2014 | B2 |
8674472 | Botula et al. | Mar 2014 | B2 |
8907408 | Sedlmaier et al. | Dec 2014 | B2 |
8927386 | Wu et al. | Jan 2015 | B2 |
9029229 | Adkisson et al. | May 2015 | B2 |
9048284 | McPartlin et al. | Jun 2015 | B2 |
9059252 | Liu | Jun 2015 | B1 |
9159817 | Camillo-Castillo et al. | Oct 2015 | B2 |
9177866 | Davies | Nov 2015 | B2 |
9224858 | Camillo-Castillo et al. | Dec 2015 | B1 |
9324846 | Camillo-Castillo et al. | Apr 2016 | B1 |
9349793 | Jaffe et al. | May 2016 | B2 |
9355972 | Dunn et al. | May 2016 | B2 |
9570564 | Alperstein et al. | Feb 2017 | B2 |
9640538 | Liu et al. | May 2017 | B2 |
9711392 | Dehe | Jul 2017 | B2 |
9722057 | Camillo-Castillo et al. | Aug 2017 | B2 |
9726547 | Liu et al. | Aug 2017 | B2 |
9917186 | Laven et al. | Mar 2018 | B2 |
9922973 | Shank et al. | Mar 2018 | B1 |
10062757 | Toia et al. | Aug 2018 | B2 |
10109490 | Lin et al. | Oct 2018 | B1 |
10446643 | Adusumilli | Oct 2019 | B2 |
10461152 | Stamper | Oct 2019 | B2 |
10553675 | Schmidt | Feb 2020 | B2 |
10833153 | Liu | Nov 2020 | B2 |
10903316 | Stamper | Jan 2021 | B2 |
10923577 | Kantarovsky | Feb 2021 | B2 |
20020043686 | Bolam et al. | Apr 2002 | A1 |
20020195681 | Melendez et al. | Dec 2002 | A1 |
20030067014 | Tsuruta et al. | Apr 2003 | A1 |
20040180510 | Ranade et al. | Sep 2004 | A1 |
20040217434 | Lee et al. | Nov 2004 | A1 |
20040217443 | Davies | Nov 2004 | A1 |
20050176222 | Ogura | Aug 2005 | A1 |
20060091453 | Matsuda et al. | May 2006 | A1 |
20060138541 | Nakamura et al. | Jun 2006 | A1 |
20060214258 | Kiyotoshi | Sep 2006 | A1 |
20060228864 | Chen et al. | Oct 2006 | A1 |
20070181920 | Renna et al. | Aug 2007 | A1 |
20070238250 | Zhang et al. | Oct 2007 | A1 |
20080044979 | Wells et al. | Feb 2008 | A1 |
20080073747 | Chao et al. | Mar 2008 | A1 |
20090072351 | Meunier-Beillard | Mar 2009 | A1 |
20090101997 | Lammel et al. | Apr 2009 | A1 |
20090127648 | Chen et al. | May 2009 | A1 |
20090191687 | Hong et al. | Jul 2009 | A1 |
20100035403 | Brown et al. | Feb 2010 | A1 |
20100059854 | Lin et al. | Mar 2010 | A1 |
20100109120 | Fucsko et al. | May 2010 | A1 |
20100117136 | Yasuda | May 2010 | A1 |
20120028401 | De Munck et al. | Feb 2012 | A1 |
20120038024 | Botula et al. | Feb 2012 | A1 |
20120211805 | Winkler et al. | Aug 2012 | A1 |
20120292700 | Khakifirooz et al. | Nov 2012 | A1 |
20130043490 | Sorada | Feb 2013 | A1 |
20130087889 | Tan et al. | Apr 2013 | A1 |
20130320459 | Shue et al. | Dec 2013 | A1 |
20140042595 | Schulze et al. | Feb 2014 | A1 |
20140097402 | Wang et al. | Apr 2014 | A1 |
20140151852 | Adkisson et al. | Jun 2014 | A1 |
20140252481 | Flachowsky | Sep 2014 | A1 |
20140353725 | Adkisson | Dec 2014 | A1 |
20150179755 | Rooyackers et al. | Jun 2015 | A1 |
20150179791 | Kudou | Jun 2015 | A1 |
20150194416 | Cheng | Jul 2015 | A1 |
20150318665 | Liang | Nov 2015 | A1 |
20150348825 | Hebert | Dec 2015 | A1 |
20160372592 | Cho | Dec 2016 | A1 |
20170110574 | Laven | Apr 2017 | A1 |
20170117224 | Adusumilli et al. | Apr 2017 | A1 |
20170170056 | Jaffe et al. | Jun 2017 | A1 |
20180083098 | Goktepeli | Mar 2018 | A1 |
20190013382 | Stamper et al. | Jan 2019 | A1 |
Number | Date | Country |
---|---|---|
101180722 | May 2008 | CN |
2009099841 | May 2009 | JP |
201711190 | Mar 2017 | TW |
Entry |
---|
Taiwanese Office Action and Search Report in related TW Application No. 106132441 dated Dec. 7, 2018, 14 pages. |
Office Action in related U.S. Appl. No. 15/703,220 dated Sep. 5, 2018, 27 pages. |
Response to Office Action in related U.S. Appl. No. 15/703,220, filed Dec. 5, 2018, 12 pages. |
Taiwanese Office Action in related U.S. Appl. No. 10/711,2403 dated Oct. 18, 2018, 9 pages. |
Hashimoto et al., “A Study on Suppressing Crosstalk Through a Thick SOI Substrate and Deep Trench Isolation”, IEEE, Jul. 2013, vol. 1, No. 7, 7 pages. |
Ohguro et al., “High performance digital-analog mixed device on a Si substrate with resistivity beyond 1 kΩ cm”, IEEE, 2000, 4 pages. |
Response to Office Action in related U.S. Appl. No. 15/645,655, filed Oct. 18, 2018, 12 pages. |
Office Action in related U.S. Appl. No. 15/645,655 dated Jul. 19, 2018, 17 pages. |
Taiwanese Office Action in related U.S. Appl. No. 10/613,2441 dated Jul. 16, 2018, 10 pages. |
Final Office Action in related U.S. Appl. No. 15/645,655 dated Jan. 31, 2019, 16 pages. |
Office Action in U.S. Appl. No. 16/241,441 dated May 12, 2020, 8 pages. |
Office Action in U.S. Appl. No. 16/575,675 dated Jun. 30, 2020, 11 pages. |
Notice of Allowance in U.S. Appl. No. 15/703,220 dated Jun. 15, 2020, 8 pages. |
DE Office Action in DE Application No. 102018222690.3 dated May 28, 2020, 9 pages. |
Office Action in related U.S. Appl. No. 15/876,727 dated Jan. 11, 2019, 10 pages. |
Office Action in U.S. Appl. No. 15/703,220 dated Oct. 18, 2019, 18 pages. |
Response to Office Action in U.S. Appl. No. 15/703,220 dated Jan. 17, 2020, 12 pages. |
Final Office Action in U.S. Appl. No. 15/703,220 dated Mar. 16, 2020, 21 pages. |
Response to Final Office Action in U.S. Appl. No. 15/703,220 dated Apr. 20, 2020, 16 pages. |
Taiwanese Office Action and Search Report in related TW Application No. 106132441 dated Mar. 3, 2020, 10 pages. |
Taiwanese Office Action in TW Application No. 106132441 dated Jun. 4, 2019, 10 pages. |
Response to Final Office Action in U.S. Appl. No. 15/703,220, filed Apr. 25, 2019, 13 pages. |
Second Response to Final Office Action in U.S. Appl. No. 15/703,220, filed Jun. 5, 2019, 13 pages. |
Notice of Allowance in U.S. Appl. No. 15/876,727 dated Jun. 12, 2019, 9 pages. |
Notice of Allowance in U.S. Appl. No. 15/645,655 dated Jul. 19, 2019, 9 pages. |
Notice of Allowance in related TW Application No. 107112403 dated Mar. 27, 2019, 4 pages. |
Response to Office Action in related U.S. Appl. No. 15/876,727 dated Apr. 11, 2019, 7 pages. |
Final Office Action in related U.S. Appl. No. 15/703,220 dated Mar. 19, 2019, 17 pages. |
Response to Final Office Action in related U.S. Appl. No. 15/645,655 dated Mar. 20, 2019, 11 pages. |
Taiwanese Notice of Allowance in TW Application No. 108139071 dated Feb. 8, 2021, 4 pages. |
Final Office Action in U.S. Appl. No. 16/538,062 dated Mar. 2, 2021, 6 pages. |
Office Action in U.S. Appl. No. 16/791,214 dated Mar. 18, 2021, 10 pages. |
Notice of Allowance in U.S. Appl. No. 16/575,675 dated Oct. 15, 2020, 8 pages. |
Response to Office Action in U.S. Appl. No. 16/575,675, filed Sep. 14, 2020, 8 pages. |
Taiwanese Office Action in TW Application No. 108139071 dated Aug. 21, 2020, 9 pages. |
Taiwanese Notice of Allowance in TW Application No. 106132441 dated Sep. 8, 2020, 4 pages. |
Response to Office Action in U.S. Appl. No. 16/241,441, filed Aug. 12, 2020, 11 pages. |
Office Action in U.S. Appl. No. 16/538,062 dated Oct. 6, 2020, 7 pages. |
Notice of Allowance in U.S. Appl. No. 16/241,441 dated Nov. 9, 2020, 8 pages. |
Response to Office Action in U.S. Appl. No. 16/538,062, filed Jan. 4, 2021, 9 pages. |
Notice of Allowance in U.S. Appl. No. 16/791,214 dated Jun. 24, 2021, 11 pages. |
Response to Office Action in U.S. Appl. No. 16/791,214 dated Jun. 11, 2021, 8 pages. |
Notice of Allowance in U.S. Appl. No. 16/538,062 dated May 5, 2021, 4 pages. |
Response to Final Office Action in U.S. Appl. No. 16/538,062, filed Apr. 12, 2021, 7 pages. |
Chinese Office Action in CN Application No. 201810535518.3 dated Oct. 9, 2021, 10 pages. |
Chinese Office Action in CN Application No. 201810535518.3 dated Apr. 6, 2022, 9 pages. |
Number | Date | Country | |
---|---|---|---|
20200176304 A1 | Jun 2020 | US |