Claims
- 1. A package for a semiconductor body, the semiconductor body having a first and a second surface, an edge surface surrounding the semiconductor body, and a plurality of contact points on the first surface, the semiconductor body further having a plurality of connecting elements, at least some of the connecting elements making contact with the contact points and via which the semiconductor body can make electrical contact with a printed circuit board, the package comprising:a first part formed of a thin supporting frame for completely surrounding the edge surface of the semiconductor body, said thin supporting frame having an upper rim rising above the second surface of the semiconductor body at the edge surface and said thin supporting frame formed of a first compound; and a second part formed of a substantially flat cover for entirely covering the second surface of the semiconductor body and at least partially covering said upper rim of said thin supporting frame, said flat cover formed of a second compound and said first compound forming said supporting frame having a substantially greater viscosity than said second compound.
- 2. The package according to claim 1, wherein said first compound is at least partially composed of a polymer.
- 3. The package according to claim 1, wherein said second compound is at least partially composed of epoxy resin.
- 4. The package according to claim 1, including a passivation layer covering regions on the first surface of the semiconductor body which are not provided with the contact points.
- 5. The package according to claim 1, including a filler at least partially filling regions formed between the connecting elements and the printed circuit board.
Priority Claims (1)
Number |
Date |
Country |
Kind |
197 28 992 |
Jul 1997 |
DE |
|
CROSS-REFERENCE TO RELATED APPLICATION
This is a continuation of copending International Application PCT/DE98/01851, filed Jul. 3, 1998, which designated the United States.
US Referenced Citations (6)
Foreign Referenced Citations (5)
Number |
Date |
Country |
19500655A1 |
Jul 1996 |
DE |
0 876 030 A2 |
Nov 1998 |
EP |
08017864 |
Jan 1996 |
JP |
08236586 A |
Sep 1996 |
JP |
09107052A |
Apr 1997 |
JP |
Non-Patent Literature Citations (4)
Entry |
Japanese Patent Abstract No. 02125633 (Kenji), dated May 14, 1990. |
Japanese Patent Abstract No. 08335653 (Tadao), dated Dec. 17, 1996. |
Japanese Patent Abstract No. 56043748 (Susumu), dated Apr. 22, 1981. |
Shinji Baba et al.: “Molded Chip Scale Package for high Pin Count”, 1996 Electronic Components and Technology Conference, pp. 1251-1257. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
PCT/DE98/01851 |
Jul 1998 |
US |
Child |
09/479023 |
|
US |