1. Field of the invention
The present invention relates, in general, to a parallel multilayer printed circuit board (MLB) and a method of fabricating the same and, more particularly, to a parallel MLB, in which conductivity is provided to a through hole, formed through an interlayer connection layer, using a pair of via posts formed on circuit layers, and a method of fabricating the same.
2. Description of the Prior Art
In accordance with the trend toward small, slim, highly integrated, packaged, and portable electronic goods, realization of a micro-patterned, small-sized, and packaged MLB is in progress.
Accordingly, substances for constituting the MLB are being replaced and the number of layers constituting the MLB is increasing so as to form a micro pattern on the MLB, to assure reliability of the MLB, and to increase the design density of the MLB. As for electronic parts, a dual in-line package (DIP) type of electronic part is apt to be replaced by a surface mount technology (SMT) type of electronic part, so the mounting density of electronic parts gradually increases.
Furthermore, there remains a need for a sophisticated technology for designing a complicated PCB (printed circuit board) because it is needed for recent portable and multi-purpose electronic goods to function to transceive moving pictures and large amounts of data on-line.
A power circuit, a ground circuit, a signal circuit and the like are constructed on the internal layers of the MLB, and the prepreg is interposed between the internal and external layers, or between the external layers to realize isolation and attachment. At this time, the wires on each layer are connected to each other through via holes (through holes).
Conventionally, a so-called serial build-up process, in which connection and circuit layers are sequentially laminated on a double-sided PCB, has been employed. However, recently, a so-called parallel or package lamination process, in which the desired number of connection and circuit layers are separately formed and are then pressed at the same time, has been suggested.
a to 4 illustrate a method of fabricating a conventional parallel MLB.
a to 1d are sectional views illustrating the fabrication of a circuit layer in the method of fabricating the conventional parallel MLB.
a illustrates a typical copper clad laminate 101 in which copper foils 102 are layered on both sides of an insulating layer 103.
In
In
In addition to the packing of the through hole 104 by the plating as described above, after the plating of the wall by the electroless and electrolytic plating processes, an insulating ink may be packed in the remaining space of the through hole. Alternatively, a conductive ink may be packed in the through hole without using the electroless and electrolytic plating processes.
In
a to 2d are sectional views illustrating the fabrication of a connection layer, which constitutes a conventional parallel MLB, in a method of fabricating the conventional parallel MLB.
a illustrates a slat-type insulator 201 in which release films 202 are attached to both sides of a prepreg 203. The thickness of the prepreg depends on the specification of the product, and each of the release films is 20-30 μm in thickness. The release films may be attached to the prepreg during the fabrication of the prepreg, or after the fabrication of the prepreg.
In
In
A circuit layer 206b, which is fabricated through the above procedure, is used as a connection layer in the method of fabricating the parallel PCB.
The single-layered insulator, on which the release films are laminated, as shown in
In
The layers are aligned in a targeting or pin manner so that connection parts 107 of the circuit layers exactly match with connection parts 207 of the insulating layers.
Subsequently, the circuit and connection layers are pressed using a press in the direction of the arrow in
With reference to
Meanwhile, a typical diameter of a via hole, which is formed through the connection layer fabricated according to a conventional technology, is about 100 μm or more. Therefore, the diameter of each of the connection parts of the circuit layers is about 250 μm, and the diameter of the portion of a circuit pattern that is not connected to the connection part of the connection layer is limited to about 50 μm or less. Additionally, it is impossible to reduce an interval between the via holes, hindering assurance of a high density circuit.
Therefore, the present invention has been made keeping in mind the above disadvantages occurring in the prior arts, and an object of the present invention is to provide a parallel MLB, in which a through hole for providing interlayer connection through a connection layer is very small, and a method of fabricating the same.
Another object of the present invention is to provide a parallel MLB, which can cope with an interlayer registration problem and reduce fabrication time and cost, and a method of fabricating the same.
The above objects can be accomplished by providing a parallel MLB, which has interlayer conductivity due to via posts. The parallel MLB comprises insulating layers through which a plurality of through holes are formed; and a pair of circuit layers which are laminated on both sides of the insulating layers, and which have the via posts, made of a conductive material, protruding therefrom. The via posts are formed at positions corresponding to the through holes of the insulating layers such that the via posts come into contact with each other to provide interlayer connection.
Furthermore, the present invention provides a method of fabricating a parallel MLB having interlayer conductivity due to via posts. The method comprises a step of forming a plurality of through holes through an insulating layer; another step of forming circuit layers on both sides of each of a pair of base substrates; a step of forming via posts on the circuit layers of the pair of base substrates such that the via posts correspond in position to the through holes of the insulating layer, in which the circuit layers are to be laminated on the insulating layer to come into contact therewith; and a step of aligning the pair of base substrates in such a way that the insulating layer is interposed between the base substrates so that the via posts are positioned in the through holes of the insulating layer, and heating and pressing a resulting structure to cause the via posts, facing each other, to come into contact with each other.
The above and other objects, features and other advantages of the present invention will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which:
a to 1d are sectional views illustrating the fabrication of a circuit layer in a method of fabricating a parallel MLB according to the conventional technology;
a to 2d are sectional views illustrating the fabrication of a connection layer in the method of fabricating the parallel MLB according to the conventional technology;
a, 5b, and 5c are sectional views of parallel MLBs according to multiple embodiments of the present invention;
a to 6h are sectional views illustrating the fabrication of a circuit layer through a semi-additive process in a method of fabricating the parallel MLB according to an embodiment of the present invention;
a to 7c are sectional views illustrating the fabrication of a connection layer in the method of fabricating the parallel MLB according to an embodiment of the present invention;
a to 10f are sectional views illustrating the fabrication of a circuit layer through a full-additive process in a method of fabricating a parallel MLB according to another embodiment of the present invention;
Hereinafter, a detailed description will be given of the present invention with reference to the drawings.
a is a sectional view of a parallel MLB according to an embodiment of the present invention.
With reference to
In this regard, the internal layer 1010 is a connection layer for physically connecting the external layers 1020, 1020′ to each other, and may consist of a prepreg. The thickness of the prepreg depends on the specification of the product.
Furthermore, a plurality of through holes is formed through the connection layer 1010, that is, the internal layer, to electrically connect the external layers 1020, 1020′ to each other.
Additionally, the upper external layer 1020 consists of an insulating layer 1021, and circuit layers 1022a, 1024a, 1022b, 1024b (reference numerals 1022a and 1022b denote electroless copper plating layers, and reference numerals 1024a and 1024b denote electrolytic copper plating layers) formed on both sides of the insulating layer 1021. In addition, the lower external layer 1020′ consists of an insulating layer 1021′, and circuit layers 1022a′, 1024a′, 1022b′, 1024b′ (reference numerals 1022a′ and 1022b′ denote electroless copper plating layers, and reference numerals 1024a′ and 1024b′ denote electrolytic copper plating layers) formed on both sides of the insulating layer 1021′.
In the circuit layers 1022b, 1024b of the upper external layer 1020, which are in contact with the connection layer 1010, via posts 1030 are formed on portions of circuit patterns, which have positions corresponding to the through holes of the internal layer 1010.
As well, in the circuit layers 1022b′, 1024b′ of the lower external layer 1020′, which are in contact with the connection layer 1010, via posts 1030′ are formed on portions of circuit patterns, which have positions corresponding to the through holes of the internal layer 1010.
The via posts 1030, which are formed on the lower circuit layers 1022b, 1024b of the upper external layer 1020, and the via posts 1030′, which are formed on the upper circuit layers 1022b′, 1024b′ of the lower external layer 1020′, are electrically connected to each other through the through holes of the connection layer 1010, thereby providing interlayer conductivity to the connection layer 1010.
Meanwhile, a pair of via posts 1030, 1030′ protrudes from the circuit patterns of the circuit layers 1022b and 1024b, and 1022b′ and 1024b′, which correspond in position to the through holes of the internal layer 1010. The via posts 1030, 1030′ consist of connection parts 1027, 1027′ and support parts 1026, 1026′.
The connection parts 1027, 1027′ are connected to each other to act as layers for providing electric connection, and it is preferable that they be made of Sn. When using Sn, the connection parts have a melting point that is higher than that of the prepreg, thus the prepreg is melted during the connection process, and packed in the through holes of the connection layer 1010.
The support parts 1026, 1026′ are layers for supporting the connection parts 1027, 1027′, and may be made of Cu, Ag, or Au.
b is a sectional view of a parallel MLB according to another embodiment of the present invention, which is different from the previous embodiment of
c is a sectional view of a parallel MLB according to yet another embodiment of the present invention, which is different from the previous embodiment of
In this case, the via posts 1030, 1030′ may be made of Sn, or a paste containing Sn, Cu, Ag, or Au. When using Sn, it is possible to achieve the effects as described above.
Meanwhile,
a to 9 illustrate the method of fabricating the parallel MLB according to the present invention.
a to 6h are sectional views illustrating the fabrication of a circuit layer through a semi-additive process in the method of fabricating the parallel MLB according to the present invention.
With reference to
Referring to
Referring to
Subsequently, referring to
Next, referring to
Referring to
Next, referring to
Next, referring to
Meanwhile,
a to 7c are sectional views illustrating the fabrication of a connection layer in the method of fabricating the parallel MLB according to an embodiment of the present invention.
Referring to
The thickness of the thermosetting resin layer 1010 depends on the specification of the product, and each of the release films 1012 is 20-30 μm in thickness. The release films may be attached to the thermosetting resin layer during the fabrication of the thermosetting resin layer 1010, or may be attached through a separate process.
In
In
With reference to
The layers are aligned in a targeting or pin manner so that the via posts 1030, 1030′ of the external layers 1020, 1020′ precisely match the through holes of the internal layer 1010.
In the targeting manner, a target hole is formed through a ‘target guide mark’ of the internal layer, which is a reference point in a drilling process, and X-rays are used as a target drill.
According to the pin manner, holes as a reference for interlayer alignment are formed at the same position during a drilling process, and a pin is inserted into the holes of circuit and insulating layers during a layering process, thereby aligning the circuit and insulating layers.
Subsequently, the internal and external layers are pressed using a press in the direction of the arrow in
A ‘hot press’ is frequently used to convert the laminated layers into one PCB. At this stage, the lamination is conducted in such a way that the laminated layers are put into a case and then pressed/heated using a vacuum chamber which includes hot plates installed at upper and lower parts thereof. This is called a vacuum hydraulic lamination (VHL) method.
In addition, a vacuum press may be used. With respect to this, an electric heater is provided to a vacuum chamber as a heating source, and the lamination is then conducted in a pressurized state using gas. This is advantageous in that since it is unnecessary to use the hot plate, the lamination is achieved regardless of the number of layers, in other words, the lamination is achieved at one time even if the number of layers is 6, 8, or 10 layers. Therefore, it has an advantage over small-scaled production.
Meanwhile, when the external and internal layers are pressed through a press process, a prepreg constituting the internal layer 1010 has a melting point that is lower than that of the connection parts 1027. Accordingly, when the external and internal layers are pressed through the press process, the prepreg is melted and then packed in spaces (the spaces are created because the radii of the via posts 1030, 1030′ are smaller than those of the through holes) of the through holes of the internal layer 1010. Subsequently, Sn of the connection parts 1027, 1027′ of the external layers 1020, 1020′ is melted, thereby realizing physical and electrical connections between the connection parts 1027, 1027′.
a to 10f are sectional views illustrating the fabrication of a circuit layer through a full-additive process in a method of fabricating a parallel MLB according to another embodiment of the present invention.
Referring to
Referring to
Subsequently, referring to
Next, referring to
Referring to
Referring to
Meanwhile,
Furthermore,
With reference to
The layers are aligned in a targeting or pin manner so that the via posts 1030, 1030′ of the external layers 1020, 1020′ precisely match the through holes of the internal layer 1010.
Subsequently, the internal and external layers are pressed using a press in the direction of the arrow in
Meanwhile, the present embodiment shows a structure in which the external layers 1020, 1020′ do not have the via holes, but the present invention may be applied to another structure in which the external layers have via holes.
The fabrication of the PCB according to yet another embodiment of the present invention is different from those according to any of the previous embodiments in that a single layer structure is formed instead of a two layer structure of support and connection parts in the course of forming the via posts. Those skilled in the art may easily realize this embodiment referring to the present invention.
Additionally, with respect to the formation of the circuit layer, the present invention discloses only semi-additive and full-additive processes, but a subtractive process may also be employed to form the circuit layer.
A parallel MLB, which has interlayer conductivity due to a via post, and a method of fabricating the same according to the present invention have been described in an illustrative manner, and it is to be understood that the terminology used is intended to be in the nature of description rather than of limitation. Many modifications and variations of the present invention are possible in light of the above teachings. Therefore, it is to be understood that within the scope of the appended claims, the invention may be practiced other than as specifically described.
In a method of fabricating a conventional parallel MLB, when connection layers are connected to each other, since a mechanical or laser drill is employed, the size of a via post is 100 μm or more. However, the present invention is advantageous in that since a via post is formed using circuit and plating processes, it is possible to form the via post having a size of 30 μm or less if the circuit process is desirably conducted.
Another advantage of the present invention is that when an end of the via post is plated with Sn, alignment is effectively achieved using a self-alignment property during the application of a flip chip bump.
Still another advantage of the present invention is that since a package lamination process is used even though it is possible to realize the MLB of the present invention through a build-up process, fabrication time is reduced.
Yet another advantage of the present invention is that the connection is achieved using Sn plating instead of a conventional package lamination process, in which a costly paste is applied to the connection layer, thereby reducing the fabrication cost.
Number | Date | Country | Kind |
---|---|---|---|
10-2004-0101894 | Dec 2004 | KR | national |
The present application claims priority under 35 U.S.C. §119 to Korean Patent Application No. 10-2004-0101894 filed on Dec. 6, 2004. The content of the application is incorporated herein by reference in its entirety.