Number | Name | Date | Kind |
---|---|---|---|
5153143 | Schlais et al. | Oct 1992 | |
5210701 | Hana et al. | May 1993 | |
5351197 | Upton et al. | Sep 1994 | |
5654589 | Huang et al. | Aug 1997 | |
5667940 | Hsue et al. | Sep 1997 |
Entry |
---|
S. Wolf, Silicon Processing for the VLSI Era, vol. 2--Process Integration, Lattice Press 1990, pp. 229-236. |
D. Webb, S. Sivaram, D. Stark, H. Bath, J. Draina, R. Leggett, and R. Tolles, Complete Intermetal Planarization Using ECR Oxide and Chemical Mechanical Polish, 1992 ISMIC, pp. 141-148. |
M. Ichikawa, et al, Multilevel Interconnect System for 0.35 .mu.m CMOS LSI's with metal dummy planarization process and thin tungsten Wirings, 1995 VMIC Conference, 1995 ISMIC, pp. 254-269. |