1. Field of the Invention
The invention relates generally to patterned mask layers employed within microelectronic products. More particularly, the invention relates to methods for precisely forming patterned mask layers employed within microelectronic products.
2. Description of the Related Art
Microelectronic products are formed from substrates having formed thereover microelectronic devices that are connected and interconnected with patterned conductor layers. In turn, the microelectronic devices and patterned conductor layers are typically formed employing photolithographic methods.
As microelectronic device and patterned conductor layer dimensions have decreased, it has become increasingly difficult to form microelectronic devices and patterned conductor layers with precise linewidth dimensions. Precise linewidth dimensions are often critical to effecting desirable microelectronic device and microelectronic product performance. It is thus desirable to provide microelectronic products having formed therein microelectronic devices and patterned conductor layers with precise linewidth control.
Mask layer trimming methods and linewidth measurement feed forward methods are generally known in the microelectronic product fabrication art for forming microelectronic devices and patterned conductor layers with enhanced linewidth control. However, such conventional methods do not necessarily provide an optimal level of linewidth precision.
It is thus desirable to provide microelectronic products having formed therein microelectronic devices and patterned conductor layers with precise linewidth control. The present invention is directed towards the foregoing object.
A first object of the invention is to provide a method for forming a patterned microelectronic layer.
A second object of the invention is to provide a method in accord with the first object of the invention, wherein the patterned microelectronic layer is formed with precise linewidth control.
In accord with the objects of the invention, the invention provides a method for forming a patterned mask layer employed within a microelectronic product.
The method employs a multiple sequential linewidth measurement and trimming of a patterned mask layer to form a multiply trimmed patterned mask layer that may be employed as an etch mask for forming a patterned target layer from a blanket target layer within a microelectronic product. The multiple sequential measurement and trimming of the patterned mask layer to form the multiply trimmed patterned mask layer employs at least two measurement steps and at least two trimming steps such as to provide the multiply trimmed patterned mask layer with a measured linewidth closely approximating a target linewidth. The multiply trimmed patterned mask layer may then be employed as an etch mask layer for forming a patterned target layer with precise linewidth control from a blanket target layer.
The invention provides a method for forming a patterned microelectronic layer with precise linewidth control.
The invention realizes the foregoing object within the context of a multiple sequential measurement and trimming of a patterned mask layer to form a trimmed patterned mask layer. By employing within the multiple sequential measurement and trimming at least two measurement steps and at least two trimming steps, a trimmed patterned mask layer may be formed with precise linewidth control, and thus a patterned target layer formed employing the trimmed patterned mask layer as an etch mask may also be formed with precise linewidth control.
The objects, features and advantages of the invention are understood within the context of the Description of the Preferred Embodiment, as set forth below. The Description of the Preferred Embodiment is understood within the context of the accompanying drawings, which form a material part of this disclosure, wherein:
The invention provides a method for forming a patterned microelectronic layer with precise linewidth control.
The invention realizes the foregoing object within the context of a multiple sequential linewidth measurement and trimming of a patterned mask layer to form a trimmed patterned mask layer. By employing within the multiple sequential measurement and trimming at least two measurement steps and at least two trimming steps, a trimmed patterned mask layer may be formed with precise linewidth control, and thus a patterned target layer formed employing the trimmed patterned mask layer as an etch mask may also be formed with precise linewidth control.
Within the invention, the substrate 10 may be employed within a microelectronic product selected from the group including but not limited to semiconductor products, ceramic substrate products and optoelectronic products. In addition, the blanket target layer 12 may be formed of microelectronic materials selected from the group including but not limited to conductor materials, semiconductor materials and dielectric materials. Typically, the blanket target layer 12 is formed to a thickness of from about 200 to about 15000 angstroms. Finally, the blanket mask layer 14 may be formed of mask materials including but not limited to photoresist mask materials and hard mask materials (such as but not limited to silicon oxide, silicon nitride and silicon oxynitride hard mask materials). The photoresist mask materials are typically formed to a thickness of from about 1000 to about 20000 angstroms and the hard mask materials are typically formed to a thickness of from about 200 to about 2000 angstroms.
Preferably: (1) the substrate 10 is a semiconductor substrate having formed thereupon a gate dielectric layer formed to a thickness of from about 8 to about 100 angstroms; (2) the blanket target layer 12 is a blanket gate electrode material layer formed to a thickness of from about 1000 to about 3500 angstroms; and (3) the blanket mask layer 14 is a blanket hard mask layer formed to a thickness of from about 500 to about 2000 angstroms. The blanket gate electrode material layer may be formed of gate electrode materials including but not limited to metal, metal alloy, doped polysilicon (having a dopant concentration of from about 1E18 to about 1E22 dopant atoms per cubic centimeter) and polycide (doped polysilicon/metal silicide stack) gate electrode materials. The blanket hard mask layer may be formed of a silicon oxide, silicon nitride or silicon oxynitride hard mask material.
Within the invention, the first trimming environment 18 is an etching environment intended to trim the series of once trimmed patterned mask layers 14a′, 14b′ and 14c′ such as to provide a second linewidth thereof between the first linewidth and the target linewidth. The first trimming environment 18 may employ wet chemical etchants or dry plasma etchants as are appropriate for the material from which is formed the patterned mask layers 14a, 14b and 14c.
When the target linewidth is from about 0.06 to about 0.14 microns and the first linewidth is from about 0.10 to about 0.18 microns, the second linewidth is from about 0.08 to about 0.16 microns. The second linewidth measurement probe 16′ may be otherwise analogous equivalent or identical to the first linewidth measurement probe 16 as illustrated in
The second trimming environment 18′ may employ wet chemical etchants or dry plasma etchants analogous, equivalent or identical to those employed for the first trimming environment 18 as illustrated in
Within the invention, the second trimming environment 18′ may be employed to provide the series of twice trimmed patterned mask layers 14a″, 14b″ and 14c″ either: (1) having a third linewidth between the second linewidth and the target linewidth; or (2) having a third linewidth most closely approximating the target linewidth. In accord with the former option, the invention may provide for additional sequential trimmed patterned mask layer measurement and trimming such that a series of further trimmed patterned mask layers derived from the series of twice trimmed patterned mask layers 14a″, 14b″ and 14c″ eventually has a measured linewidth that approximates the target linewidth. In accord with the latter option, the second trimming within the second trimming environment 18′ is intended to be a final trimming when forming the series of twice trimmed patterned mask layers 14a″, 14b″ and 14c″ such that the second linewidth of the series of twice trimmed patterned mask layers 14a″, 14b″ and 14c″ most closely approximates the target linewidth.
The third linewidth measurement probe 16″ may be analogous, equivalent or identical to the first linewidth measurement probe 16 as illustrated in
The target layer etchant 20 is selected in accord with the material from which is formed the blanket target layer 12. The target layer etchant 20 will typically be a plasma etchant. Under circumstances where the blanket target layer 12 is a blanket gate electrode material layer, the series of patterned target layers 12a, 12b and 12c is a series of gate electrodes, typically employed within a series of field effect transistor devices.
The preferred embodiment of the invention is illustrative of the invention rather than limiting of the invention. Revisions and modifications may be made to methods, materials, structures and dimensions in accord with the preferred embodiment of the invention while still providing embodiments in accord with the invention, further in accord with the accompanying claims.