The present invention relates to an improved pseudomorphic high electron mobility transistor (pHEMT) and heterojunction bipolar transistor (HBT) integrated epitaxial structure, in particular to an improved pHEMT and HBT integrated epitaxial structure, in which a first and a second channel spacer layers are included above and below a channel layer respectively.
Pseudomorphic high electron mobility transistor (pHEMT) and heterojunction bipolar transistor (HBT) have the advantage of high efficiency, high linearity, high power density, and small size. They are important devices commonly used as microwave power amplifiers in wireless communications. Integrating the two devices in the same chip will not only lower the manufacturing cost, but also reduce necessary space for device assembling, which hence leads to reduction of the chip size.
In view of these facts and for achieving the improvements stated above, the present invention provides an improved pHEMT and HBT integrated epitaxial structure. The device and the fabrication method according to the present invention can lower the resistance of pHEMT more effectively. When employed as switch elements, it can provide the switch with low insertion loss and reduce the device size. Furthermore, the fabrication process for the device can provide a high stability and reliability.
Due to the lattice constants mismatch between InGaAs and AlGaAs (or GaAs), the crystal defects would be presented on the interface of the heterojunction when growing InGaAs on AlGaAs (or GaAs) by the lattice strain. A pHEMT structure is to grow a thin strained pseudomorphic InGaAs channel layer with moderate Indium content on the AlGaAs (or GaAs) layer. The conventional and typical channel layer of pHEMT has an Indium content of 20% and a thickness of 12 nm. In order to obtain higher electron mobility in the channel for lowering the resistance, a higher Indium content channel is needed. However, higher Indium content will generate higher lattice strain and induce more lattice dislocations and defects. The lattice dislocations and defects as the traps of electrons will decrease the current density and minimize the advantage of increasing higher Indium content of InGaAs channel layer, or even degrade its original performance.
In order to enhance the pHEMT performance which can introduce lower insertion loss and higher power handling by increasing the content of Indium in the pseudomorphic channel layer but also minimize the lattice dislocations and defects by strain, the present invention disclosed an improved channel layer structure by introducing two channel spacer layers to release the compressive strain in the pseudomorphic channel layer with higher Indium content and further reduce the density of the dislocations.
The main object of the present invention is to provide an improved pseudomorphic high electron mobility transistor (pHEMT) and heterojunction bipolar transistor (HBT) integrated epitaxial structure, in which a first channel spacer layer and a second channel spacer layer are included above and below a channel layer respectively. By changing the thickness of the channel layer, the first channel spacer layer, and the second channel spacer layer of the structure, a transistor structure with required characteristics properties can be provided. In the channel layer, compound semiconductor alloy InxGa1-xAs is used. By raising the Indium content x in InxGa1-xAs, the resistance can be lowered. By using GaAs in the first channel spacer layer and the second channel spacer layer, the electric field of the gate can be dispersed, and then the on-resistance can be lowered. When used in a switching device, the structure can provide the device with the advantage of the low insertion loss, the reduced device size, the stable fabrication process and high device reliability.
To reach the objects stated above, the present invention provides an improved pHEMT structure, which comprises from bottom to top sequentially a substrate, a buffer layer, a bottom barrier layer, a first channel spacer layer, a channel layer, a second channel spacer layer, a Schottky spacer layer, a Schottky donor layer, a Schottky barrier layer, an etching-stop layer, at least one cap layer, a gate recess formed by using at least one etching process terminated at the Schottky barrier layer, a gate electrode disposed in the gate recess on the Schottky barrier layer, a drain electrode disposed on one end of the cap layer, and a source electrode disposed on the other end of the cap layer; wherein the channel layer is composed of InxGa1-xAs compound semiconductor with the In content 0.2<x<0.5.
In an embodiment, the bottom barrier layer comprises: a barrier layer formed on the buffer layer; a barrier donor layer formed on the barrier layer; and a barrier spacer layer formed on the barrier donor layer, wherein the first channel spacer layer is formed on the barrier spacer layer.
In an embodiment, the barrier layer, the barrier donor layer and the barrier spacer layer are composed of AlGaAs or GaAs.
In an embodiment, the barrier donor layer and the Schottky donor layer are composed of a Si delta-doping.
In an embodiment, the thickness of the channel layer is between 10 Å and 300 Å.
In an embodiment, the first channel spacer layer and the second channel spacer layer are composed of GaAs.
In an embodiment, the thickness of the first channel spacer layer and the thickness of the second channel spacer layer is between 10 Å and 200 Å.
In an embodiment, the Schottky barrier layer, the Schottky donor layer and the Schottky spacer layer are composed of AlGaAs.
In an embodiment, at least one upper stacked cap layer is disposed on the cap layer; the at least one upper stacked cap layer is positioned between the cap layer and the drain electrode and the at least one upper stacked cap layer is positioned between the cap layer and the source electrode; the at least one upper stacked cap layer includes at least one stacked cap layer.
In an embodiment, a stacked etching-stop layer is further included in the upper stacked cap layer below the stacked cap layer, so that the upper stacked cap layer includes: the stacked etching-stop layer; and the stacked cap layer disposed on the stacked etching-stop layer.
In an embodiment, the drain electrode may be deposited on one end of the cap layer and forms an ohmic contact to the cap layer, and the source electrode may be deposited on another end of the cap layer and forms an ohmic contact to the cap layer.
The present invention also provides an improved pHEMT and HBT integrated epitaxial structure, which comprises from bottom to top sequentially a substrate, a pHEMT structure, an etching-stop spacer layer, and an HBT structure. The pHEMT structure comprises from bottom to top sequentially a buffer layer, a bottom barrier layer, a first channel spacer layer, a channel layer, a second channel spacer layer, a Schottky spacer layer, a Schottky donor layer, a Schottky barrier layer, an etching-stop layer, and at least one cap layer. The HBT structure comprises from bottom to top sequentially a sub-collector layer, a collector layer, a base layer, an emitter layer, and an emitter cap layer; wherein the channel layer is composed of InxGa1-xAs compound semiconductor with the In content 0.2<x<0.5.
In another embodiment, the bottom barrier layer comprise: a barrier layer formed on the buffer layer; a barrier donor layer formed on the barrier layer; and a barrier spacer layer formed on the barrier donor layer, wherein the first channel spacer layer is formed on the barrier spacer layer.
In another embodiment, said barrier layer, barrier donor layer and said barrier spacer layer are composed of AlGaAs or GaAs.
In another embodiment, said barrier donor layer and said Schottky donor layer are composed of a Si delta-doping.
In another embodiment, the thickness of said channel layer is between 10 Å and 300 Å.
In another embodiment, said first channel spacer layer and said second channel spacer layer are formed of GaAs.
In another embodiment, the thickness of said first channel spacer layer and the thickness of said second channel spacer layer are between 10 Å and 200 Å.
In another embodiment, said Schottky barrier layer, said Schottky donor layer and said Schottky spacer layer are composed of AlGaAs.
In an embodiment, at least one upper stacked cap layer is disposed on the cap layer, and the at least one upper stacked cap layer includes at least one stacked cap layer.
In another embodiment, a stacked etching-stop layer is further included in the upper stacked cap layer below the stacked cap layer, so that the upper stacked cap layer includes: the stacked etching-stop layer; and the stacked cap layer disposed on the stacked etching-stop layer.
In another embodiment, the drain electrode may be deposited on one end of the cap layer and forms an ohmic contact to the cap layer, and the source electrode may be deposited on another end of the cap layer and forms an ohmic contact to the cap layer.
In another embodiment, an emitter contact layer is further included on said emitter cap layer.
In another embodiment, an ohmic contact can be formed between the emitter electrode and the emitter cap layer.
In another embodiment, an emitter contact layer can be further included between the emitter electrode and the emitter cap layer in the structure and method stated above, and an ohmic contact can be formed between the emitter electrode and the emitter contact layer. At least one etching process of the emitter contact layer is then included in the etching process of the base electrode contact region.
For further understanding the characteristics and effects of the present invention, some preferred embodiments referred to drawings are in detail described as follows.
The substrate 201 is preferably a semi-insulating GaAs substrate. The buffer layer 203 is formed on the substrate 201. The buffer layer 203 can be made of AlGaAs or GaAs, and preferably a combination of an undoped AlGaAs layer and an undoped GaAs layer. The bottom barrier layer 207 is formed on the buffer layer 203. The bottom barrier layer 207 can be made of AlGaAs, and preferably a combination of plural undoped AlGaAs layers and n-type doped AlGaAs layers. The first channel spacer layer 208 is formed on the barrier layer 207. The first channel spacer layer 208 can be made of GaAs, and preferably an undoped GaAs, and the thickness of the first channel spacer layer 208 is usually between 10 Å and 200 Å, preferably between 20 Å and 70 Å. The channel layer 209 is formed on the first channel spacer layer 208. The channel layer 209 is made preferably of InxGa1-xAs with the Indium content 0.2<x<0.5, more preferably with the Indium content 0.3<x<0.4, and the thickness of the channel layer 209 is usually between 10 Å and 300 Å. The second channel spacer layer 210 is formed on the channel layer 209. The second channel spacer layer 210 can be made of GaAs, and preferably an undoped GaAs, and the thickness of the first channel spacer layer 208 is usually between 10 Å and 200 Å, preferably between 20 Å and 70 Å. The Schottky spacer layer 213 is formed on the second channel spacer layer 210. The Schottky spacer layer 213 may be made of AlGaAs, and preferably undoped AlGaAs or n-type doped AlGaAs. The Schottky donor layer 212 is formed on the Schottky spacer layer 213. The Schottky donor layer 212 may be made of AlGaAs, and preferably undoped AlGaAs or n-type doped AlGaAs. In an embodiment, the Schottky donor layer 212 may be represented by a Si delta-doping. The Schottky barrier layer 211 is formed on the Schottky donor layer 212. The Schottky barrier layer 211 can be made of AlGaAs, and preferably undoped AlGaAs or n-type doped AlGaAs. The etching-stop layer 215 is formed on the Schottky barrier layer 211, and it is made preferably of AlAs or InGaP. The cap layer 216 is formed on the etching-stop layer 215. The cap layer 216 can be made of GaAs, AlxGa1-xAs, InxAl1-xAs, InxGa1-xAs, or InAlGaAs, and preferably a combination of plural layers made of the materials described previously. A gate recess 237 is formed by first defining the position and area of a gate recess region using photolithography, and then by etching the cap layer 216 and terminating the etching process at the etching-stop layer 215. The etching process can either be a wet etching or a dry etching, as long as the etching selectivity is good. In wet etching, for example, if the cap layer 216 is made of GaAs, the suitable etchants can be citric acid, succinic acid, or acetic acid. The gate recess 237 is finally formed by etching the etching-stop layer 215 and terminating the etching process at the Schottky barrier layer 211. The etching process can either be a wet etching or a dry etching as well, as long as the etching selectivity is good. In wet etching, for example, NH4OH, H2O2, or HCl solution are suitable etchants for AlAs, and HCl solution is suitable etchant for InGaP. A gate electrode 231 is deposited in the gate recess 237 on the Schottky barrier layer 211, and an ohmic contact is formed between the gate electrode 237 and said Schottky barrier layer 211. A drain electrode 233 is deposited on one end of the cap layer 216, and an ohmic contact is formed between the drain electrode 233 and the cap layer 216. A source electrode 235 is deposited on another end of the cap layer 216, and an ohmic contact is formed between the source electrode 235 and the cap layer 216.
In some embodiments, the Schottky spacer layer 213, the Schottky donor layer 212 and the Schottky barrier are made of the same compound material, such as AlGaAs. For example, the Schottky spacer layer 213 may be made of an undoped AlGaAs, while the Schottky donor layer 212 and the Schottky barrier layer 211 may be made of an n-type doped AlGaAs.
In an embodiment, the bottom barrier 207 comprises: a barrier layer 204, a barrier donor layer 205 and a barrier spacer layer 206. The barrier layer 204 is formed on the buffer layer 203. The barrier layer 204 may be made of AlGaAs or GaAs, and preferably undoped AlGaAs, n-type doped AlGaAs, undoped GaAs or n-type doped GaAs. The barrier donor layer 205 is formed on the barrier layer 204. The barrier donor layer 205 may be made of AlGaAs or GaAs, and preferably undoped AlGaAs, n-type doped AlGaAs, undoped GaAs or n-type doped GaAs. In an embodiment, the barrier donor layer 205 may be represented by a Si delta-doping. The barrier spacer layer 206 is formed on the barrier donor layer 205. The barrier spacer layer 206 may be made of AlGaAs or GaAs, and preferably undoped AlGaAs, n-type doped AlGaAs, undoped GaAs or n-type doped GaAs.
In some embodiments, the barrier layer 204, the barrier donor layer 205 and the barrier spacer layer 206 are made of the same compound material. For example, the barrier layer 204 and the barrier spacer layer 206 may be made of an undoped AlGaAs, while the barrier donor layer 205 may be made of an n-type doped AlGaAs. In other some embodiments, the barrier layer 204 and the barrier spacer layer 206 may be made of an undoped GaAs, while the barrier donor layer 205 may be made of an n-type doped GaAs.
There are two kinds of spacer layers above the channel layer 209. One is the second channel spacer layer 210, which is related to the channel layer 209. The other is the Schottky spacer layer 213, which is related to the Schottky barrier layer 211. The function of the Schottky spacer layer 213 is to increase the electron mobility by separating the confined 2 dimensional electron gas in the InGaAs channel layer 209 from ionized donors generated by the Schottky donor layer 212, while the function of the second channel spacer layer 210 is to reduce the density of the dislocations and to reduce the compressive strain due to the highly mismatch between the AlGaAs Schottky spacer layer 213 and the InGaAs channel layer 209. The Schottky spacer layer 213 is usually a thin layer of undoped compound material, which is usually the same compound material as the Schottky barrier layer 211, while the thickness of the second channel spacer layer 210 is usually related to the Indium content x of InGaAs of the channel layer 209. When the Indium content x is larger, a thicker of thickness of the second channel spacer layer 210 is needed, and when the Indium content x is smaller, a thinner of thickness of the second channel spacer layer 210 is needed.
In some embodiments, the bottom barrier layer 207 comprises the barrier layer 204, the barrier donor layer 205 and the barrier spacer layer 206. Similarly, there are two kinds of spacer layers below the channel layer 209. One is the first channel spacer layer 208, which is related to the channel layer 209. The other is the barrier spacer layer 206, which is related to the barrier layer 204. The function of the barrier spacer layer 206 is different from the first channel spacer layer 208. The function of the first channel spacer layer 208 is to reduce the density of the dislocations and to reduce the compressive strain due to the highly mismatch between the barrier spacer layer 206 and the InGaAs channel layer 209. The barrier spacer layer 206 is usually a thin layer of undoped compound material, which is usually the same compound material as the barrier layer 204, while the thickness of the first channel spacer layer 208 is usually related to the Indium content x of InGaAs of the channel layer 209. When the Indium content x is larger, a thicker of thickness of the first channel spacer layer 208 is needed, and when the Indium content x is smaller, a thinner of thickness of the first channel spacer layer 208 is needed.
Please refer to
The Gm curves represent the transconductance. The unit of Gm is ms/mm. The present invention pHEMT shows higher peak Gm than the conventional pHEMT which the peak Gm of the present invention pHEMT and conventional pHEMT are 423 and 313 respectively. That is, the maximum gain of the present invention pHEMT is 1.35 times of the gain of the conventional pHEMT.
Please refer to
The x axis is the voltage between the drain and the source (VDS). The unit of x axis is Volt. The y axis is the drain current IDS. The unit of IDS is mA/mm. The pinch-off voltage is −1.0V. Hence, when the applying VGS is −1.0V, the drain current is nearly zero. By increasing the applying VGS, the drain current is increasing. Before IDS getting saturated, the slope represented the on resistance. The curves of the present invention pHEMT is always greater than the slope of the curves of the conventional pHEMT which means the on-resistance of the present invention pHEMT is lower than the on-resistance of the conventional pHEMT no matter the applying VGS is −0.5V, 0.0V, 0.5V or 1.0V.
After the comparison of the performance of the present invention pHEMT and the conventional pHEMT, it is no doubt that the performance of the present invention pHEMT is much more excellent than the conventional pHEMT.
To sum up, the present invention indeed can get its anticipatory object that is to provide an improved pHEMT and HBT integrated epitaxial structure, in which a first channel spacer layer and a second channel spacer layer are included above and below a channel layer respectively. The structure can disperse the electric field of the gate and lower the on-resistance significantly. When used in a switching device, the structure can provide the device with the advantage of the low insertion loss, the reduced device size, the stable fabrication process and high device reliability.
The description referred to the drawings stated above is only for the preferred embodiments of the present invention. Many equivalent local variations and modifications can still be made by those skilled at the field related with the present invention and do not depart from the spirits of the present invention, so they should be regarded to fall into the scope defined by the appended claims.
Number | Date | Country | Kind |
---|---|---|---|
101119726 | Jun 2012 | TW | national |
This application is a Continuation-in-Part of co-pending application Ser. No. 13/662,162, filed on Oct. 26, 2012, for which priority is claimed under 35 U.S.C. §120; and this application claims priority of Application No. 101119726 filed in Taiwan, R.O.C. on Jun. 1, 2012 under 35 U.S.C. §119, the entire contents of all of which are hereby incorporated by reference.
Number | Date | Country | |
---|---|---|---|
Parent | 13662162 | Oct 2012 | US |
Child | 14264721 | US |