This application is based upon and claims the benefit of priority from Japanese Patent Application No. 2014-052675, filed Mar. 14, 2014, the entire contents of which are incorporated herein by reference.
Embodiments described herein relate generally to a photorelay.
Photorelays including an optically-coupled isolation circuit transform an input electrical signal into a light signal by a light emitting element, receive the light with a light receiving element, and thereafter output an electrical signal. Thereby, an optically-coupled device is capable of transmitting electrical signals, while the input and the output of the optically-coupled device are isolated from each other.
A large number of photorelays for an alternating current load are used in a semiconductor tester for testing semiconductor integrated circuits and the like. Further, when a high speed DRAM or the like is evaluated, switching high frequency signals of 1 GHz or more are required.
The photorelay includes an output circuit capable of switching signals by a MOSFET in response to the turning ON and OFF of the input electrical signals. Thereby, when mounted on the mounting board of the semiconductor tester, the photorelay is required to have a configuration capable of maintaining good high frequency characteristics.
Embodiments provide a photorelay capable of reduced transmission loss otherwise caused by the parasitic capacitance between a MOSFET and an external circuit board.
In general, according to one embodiment, a photorelay according to an embodiment includes an insulation board, an input terminal, an output terminal, a die pad portion, a light receiving element, a light emitting element, a MOSFET, and a first sealing resin layer. The photorelay has a side surface serving as an attachment surface to connect the photorelay to an external circuit board. The insulation board includes a first surface and a second surface opposite to the first surface. The input terminal includes a first conductive region on the first surface. The output terminal includes a first conductive region on the first surface. The die pad portion is provided on the first surface between the input terminal and the output terminal. The light receiving element is bonded on the die pad portion such as with an adhesive. The light emitting element is bonded on a top surface of the light receiving element with an adhesive which need not be conductive, and is connected to the first conductive region of the input terminal. The MOSFET is connected to the first conductive region of the output terminal. The first sealing resin layer covers the light receiving element, the light emitting element, the MOSFET, and the first surface. A connecting electrode is included in either the input terminal or the output terminal. An attachment conductive region included in the input terminal and an attachment conductive region included in the output terminal are provided on the side surface used as the attachment surface of the insulation board.
Hereinafter, embodiments will be described with reference to drawings.
The photorelay 100 includes a mounting member 5, MOSFETs 70 bonded on output terminals 30 (31, 32) of the mounting member 5 by a conductive adhesive or solder, a light receiving element 50 bonded to a die pad portion 41 by an adhesive and having a light receiving surface on the top surface thereof, a light emitting element 60 for irradiating the light receiving surface with light, an adhesion layer 52 having optically transmissive and insulative properties and bonding the light-emitting element 60 on the top surface of the light receiving element 50, and a sealing resin layer 90 shown in phantom. The light emitting element 60 is, for example, a Light Emitting Diode (LED) or the like. Also, the light receiving element 50 may be a photodiode, a phototransistor, a light receiving IC, or the like.
In the present drawings, the MOSFETs 70 include two MOSFET elements connected in a common source configuration. Note that the exemplary embodiment is not limited thereto, and may include one MOSFET. Where a chip back surface of each MOSFET 70 is a drain, the output terminals 31, 32 are connected to the drains of the respective MOSFETs.
The sealing resin layer 90 covers, and protects the inside of, the light receiving element 50, the light emitting element 60, and a first surface 10a of an insulation board 10.
The insulation board 10 includes a rectangular first surface 10a, a second surface 10b on the opposite side to the first surface 10a, a first side surface 10c, a second side surface 10d which is opposite to the first side surface 10c, a third side surface 10e, and a fourth side surface 10f which is opposite to the third side surface 10e. Also, through holes 10g from the first surface 10a to the second surface 10b are further provided. The insulation board 10 is made of fiberglass or the like, and has a thickness T1 of 0.3 mm or more.
Also, cutout portions 10h are provided on the first side surface 10c and the second side surface 10d of the insulation board 10. Conductive regions extend along the inner walls of the cutout portions 10h.
The input terminals 20 include, for example, two terminals 21, 22. In the respective terminals 21, 22, first conductive regions 21a, 22a provided on the first surface 10a are connected to second conductive regions 21b (not illustrated), 22b provided on the second surface 10b as shown in
Likewise, the output terminals 30 include, for example, two terminals 31, 32. In the respective terminals 31, 32, first conductive regions 31a, 32a provided on the first surface 10a are connected to second conductive regions 31b, 32b provided on the second surface 10b, via conductive regions 31m, 32m provided on the cutout portions 10h.
As illustrated in
The input terminals 20, the output terminals 30, and the die pad portion 41 may be made of copper foils provided on the surface of the insulation board 10, plated layers of Ni, Au or the like deposited on the copper foils, and others. Also, as seen from above, the input terminals 20, the output terminals 30, and the die pad portion 41 are spaced from each other, and are insulated from each other, on the insulation board 10.
Also, as illustrated in
The MOSFETs 70 are, for example, of n-channel enhancement type. In
When the light signal is ON, both of the MOSFETs 70 turn on, and become connected via the output terminals 30 to an external circuit including an electrical power supply and a load. On the other hand, when the light signal is OFF, both of the MOSFETs 70 turn off, and become shut off from the external circuit. Connection in common source configuration enables a linear output, and makes switching of the high frequency signal easier.
In contrast, in the present embodiment where the thickness T1 of the insulation board is 0.3 mm (relative permittivity: 3.4), the frequency at which the transmission loss increases 3 dB is improved to approximately 13 GHz. Further, in the present embodiment where the thickness T1 of the insulation board is 0.6 mm (relative permittivity: 3.4), the frequency at which the transmission loss increases 3 dB is approximately 42 GHz. In other words, by setting the thickness T1 of the insulation board 10 at 0.3 mm or more and the relative permittivity at 3.4 or less, the transmission loss at a frequency higher than 5 GHz is reduced to 3 dB or less. Thereby, characteristics of the semiconductor devices and the like including the high speed DRAM are readily measured with a high degree of accuracy.
The output terminals 31, 32 of the photorelay correspond to terminals of a relay. The transmission loss thereof means insertion loss of the relay at the time of switching on. For example, where the input power is P1 and the output power is P2, the transmission loss is expressed by the following equation.
Transmission Loss(dB)=−10 log(P2/P1)
Note that transmission of the high frequency signal to the output terminals 31, 32 of the photorelay is achieved, for example, by making the wiring member 102 of the external circuit board 106 in the form of a microstripline or the like. In this case, the ground electrode 104 is often on the back surface side of the external circuit board (built into a tester device or the like) 106. Also, when a coplanar line is used, the ground electrode is provided on the front surface as well. In any case, the parasitic capacitance Cst is generated between the MOSFETs and the external circuit board 106.
For example, in the configuration diagram illustrated in
The photorelay 100 includes an insulation board 10, input terminals 21, 22, output terminals 31, 32, a die pad portion 41, a light receiving element 50, a light emitting element 60, MOSFETs 70, and a sealing resin layer 90. The insulation board 10 includes a first surface 10a, and an opposed second surface 10b spaced from and facing away from the first surface 10a. The input terminals 21, 22 include first conductive regions 21a, 22a on the first surface 10a. The output terminals 31, 32 include first conductive regions 31a, 32a on the first surface 10a. The die pad portion 41 is provided on the first surface 10a between the input terminals 21, 22 and the output terminals 31, 32.
The light receiving element 50 is bonded on the die pad portion 41. The light emitting element 60 is bonded on the top surface of the light receiving element 50, and is connected to the first conductive regions 21a, 22a of the input terminals 21, 22. The MOSFETs 70 are connected to the first conductive regions 31a, 32a of the output terminals 31, 32. The sealing resin layer 90 covers the light receiving element 50, the light emitting element 60, the MOSFETs 70, and the first surface 10a.
Extraction conductive regions are included either in the input terminals 21, 22, or in the output terminals 31, 32. In the present drawings, the extraction conductive regions 114 are provided as an extending portion of the output terminals 31, 32.
The attachment conductive regions 21m, 22m of the input terminals 21, 22 and the attachment conductive regions 31m, 32m of the output terminals 31, 32 extend on the first surface 10a to the first side surface 10c of the insulation board 10, which serves as the attachment surface of the insulation board 10 to another structure such as an external circuit board.
In this manner, the electrical connection becomes easy, and it is possible to dispose the back surfaces of the MOSFETs 70 normal to the external circuit board 106. The sealing resin layer 90 fixes the photorelay to the external circuit board 106 in a stable manner. Since the distance between the back surfaces of the MOSFETs 70 and the ground electrode 104 of the external circuit board 106 may be larger than the distance (thickness T1 of the insulation board 10) in the first embodiment, parasitic capacitance Cst therebetween is further reduced.
Also, the attachment conductive regions 21m, 22m, 31m, 32m may be provided on the inner walls of cutout portions extending into the first side surface 10c of the insulation board 10. By so extending the conductive regions, face to face contact between the conductive regions 21m, 22m, 31m, 32m and conductive traces, solder bumps, or similar conductive areas (not shown) on the external circuit board can be established, and the surface area of contact therebetween increased.
The photorelays 100 according to the first to fourth embodiments may reduce the transmission loss. Thereby, the high frequency characteristics of semiconductor devices including DRAM are measured with a high degree of accuracy and at a high speed. Also, these photorelays are readily reduced in size and thickness, and are suitable for mass production. In addition, adhesion between the sealing resin layer 90 and the mounting member 5 is enhanced to improve the moisture resistance. Thereby, high reliability is maintained even in a high temperature and high humidity environment.
These photorelays are widely used in industrial instruments including semiconductor testers for testing ICs and the like.
While certain embodiments have been described, these embodiments have been presented by way of example only, and are not intended to limit the scope of the inventions. Indeed, the novel embodiments described herein may be embodied in a variety of other forms; furthermore, various omissions, substitutions and changes in the form of the embodiments described herein may be made without departing from the spirit of the inventions. The accompanying claims and their equivalents are intended to cover such forms or modifications as would fall within the scope and spirit of the inventions.
Number | Date | Country | Kind |
---|---|---|---|
2014-052675 | Mar 2014 | JP | national |