The present invention relates to semiconductor packaging. More particularly, the present invention relates to contamination prevention of semiconductor packages.
The bottom side of a typical semiconductor package contains conductive traces and protruding terminals in order to make contacts with printed circuit boards (PCB). The protruding terminals and conductive traces are exposed and likely to be contaminated. The contamination can cause electrical shorts between exposed traces.
Methods of and devices for semiconductor circuit protection are disclosed. In the first aspect, a leadframe panel comprises one or more semiconductor packages on the leadframe panel, wherein each of the one or more semiconductor packages comprises at least one conductive trace and at least one conductive terminal, and a protective layer covering the at least one conductive trace. In some embodiments, the at least one conductive terminal is exposed. In other embodiments, the at least one conductive terminal is covered by a material. In some other embodiments, the material comprises a conductive material. In some embodiments, the material comprises a solder bump. In other embodiments, the protective layer covers substantially all of the surface of the leadframe panel except the at least one conductive terminal. In some other embodiments, the protective layer comprises an insulating material. In some embodiments, the insulating material comprises an electrical insulating material.
In the second aspect, a semiconductor package comprises a surface and a protective layer. The surface has at least one conductive trace and at least one conductive terminal. The protective layer covers substantial all of the surface and the at least one conductive trace. The at least one conductive terminal protrudes beyond the protective layer. In some embodiments, the at least one conductive terminal remains exposed. In other embodiments, the protective layer covers at least one conductive trace entirely. In some other embodiments, the at least one conductive trace is exposed at a side of the protective layer. In some embodiments, the conductive terminal couples with a plating material. In other embodiments, the protective layer covers substantially all of the conductive terminal except the plating material. In some other embodiments, the conductive terminal is covered by a solder material.
In the third aspect, a method of forming a protective layer on semiconductor packages comprises adding a molding material on a surface of the semiconductor packages on a leadframe, selectively covering a first conductive member with the molding material by using a molding device, such that the first conductive member becomes a protected first conductive member, preventing the molding material from covering a second conductive member; and forming a protective surface covering substantial all of the surface of the semiconductor packages. In some embodiments, the first conductive member comprises a metal trace. In other embodiments, the second conductive member comprises a conductive terminal. In some other embodiments, the conductive terminal protrudes beyond a surface of an average thickness of the first conductive member. In some embodiments, the method further comprises a substantial planar surface comprising a contacting surface of the conductive terminal and the protective surface. In other embodiments, the method further comprises adding a solder material on the conductive terminal, thereby covering the conductive terminal. In some other embodiments, the solder material comprises a solder bump. In some embodiments, the method further comprises plating a plating material on the conductive terminal, wherein the plating material is different from a material of the conductive terminal. In other embodiments, the plating material sandwiches the conductive terminal. In some other embodiments, the method further comprises covering the first conductive member at a side of the protective surface. In some embodiments, the method further comprises leaving the first conductive member exposed at a side of the protective surface. In other embodiments, the method further comprises singulating the semiconductor packages after forming the protective surface.
In the fourth aspect, a method of protecting a semiconductor package comprising loading a leadframe containing multiple semiconductor packages into a molding device, adding a molding material on a surface of the leadframe, molding the molding material, such that the molding material covers the entire surface of the semiconductor packages except conducting terminals, and singulating the semiconductor packages from the leadframe after molding the molding material.
The accompanying drawings, which are incorporated in and form a part of this specification, illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention, but not limit the invention to the disclosed examples.
The present invention is described relative to the several views of the drawings. Where appropriate and only where identical elements are disclosed and shown in more than one drawing, the same reference numeral will be used to represent such identical elements.
Reference will now be made in detail to the embodiments of the conductive circuit protection method and apparatus of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with the embodiments below, it will be understood that they are not intended to limit the invention to these embodiments and examples. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the spirit and scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present invention, numerous specific details are set forth in order to more fully illustrate the present invention. However, it will be apparent to one of ordinary skill in the prior art having the benefit of this disclosure that the present invention can be practiced without these specific details. In other instances, well-known methods and procedures, components and processes have not been described in detail so as not to unnecessarily obscure aspects of the present invention. It will, of course, be appreciated that in the development of any such actual implementation, numerous implementation-specific decisions must be made in order to achieve the developer's specific goals, such as compliance with application and business related constraints, and that these specific goals will vary from one implementation to another and from one developer to another. Moreover, it will be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking of engineering for those of ordinary skill in the art having the benefit of this disclosure.
In general, a leadframe array includes conductive traces, and rayed contact terminals. A semiconductor package is coupled to the lead frame mechanically and electronically in the usual manner. The leadframe array is partially molded to encapsulate the semiconductor die. Thereafter, the partially mold leadframe is a mold chase. The mold chase is configured to contact a surface of the raised contact terminals. The cavity of the mold chase is injected with a material to cover the conductive traces. Because the mold chase contacts the raised contact terminals those surfaces are exposed when the leadframe array is removed from the mold chase. In the following,
The protective layer 204 is able to be coated/applied before the singulation process, such that the protective layer can be applied to cover multiple semiconductor packages concurrently. The protective layer 204 is able to comprise a material of high dielectric constant (insulating materials), a water proof material, a physical impact resistant material, a heat resistant material, or a combination thereof.
Referring to
The process and devices described herein can be utilized in forming protective layers for semiconductor packages. In operation, a molding material is able to be applied to a leadframe panel covering the exposed traces and leaving the conductive terminals not to be covered. In some embodiments, the covering material on the conductive terminals is able to be conductive materials (i.e., solder bump) such that the conductive terminals are able to be covered while maintaining its conductive property.
The present invention has been described in terms of specific embodiments incorporating details to facilitate the understanding of the principles of construction and operation of the invention. The specific configurations shown in relation to the various modules and the interconnections therebetween are for exemplary purposes only. Such reference herein to specific embodiments and details thereof is not intended to limit the scope of the claims appended hereto. It will be apparent to those skilled in the art that modifications may be made in the embodiment chosen for illustration without departing from the spirit and scope of the invention.
This application claims benefit of priority under 35 U.S.C. section 119(e) of the U.S. Provisional Patent Application Ser. No. 61/658,358, filed Jun. 11, 2012, entitled “POST-MOLD CONCEPT FOR SEMICONDUCTOR PACKAGE HAVING EXPOSED TRACES,” which is hereby incorporated by reference in its entireties.
Number | Name | Date | Kind |
---|---|---|---|
3611061 | Segerson | Oct 1971 | A |
4411719 | Lindberg | Oct 1983 | A |
4501960 | Jouvet et al. | Feb 1985 | A |
4801561 | Sankhagowit | Jan 1989 | A |
4855672 | Shreeve | Aug 1989 | A |
5105259 | McShane et al. | Apr 1992 | A |
5195023 | Manzione et al. | Mar 1993 | A |
5247248 | Fukunaga | Sep 1993 | A |
5248075 | Young et al. | Sep 1993 | A |
5281851 | Mills et al. | Jan 1994 | A |
5396185 | Honma et al. | Mar 1995 | A |
5397921 | Karnezos | Mar 1995 | A |
5479105 | Kim et al. | Dec 1995 | A |
5535101 | Miles et al. | Jul 1996 | A |
5596231 | Combs | Jan 1997 | A |
5843808 | Karnezos | Dec 1998 | A |
5990692 | Jeong et al. | Nov 1999 | A |
6072239 | Yoneda et al. | Jun 2000 | A |
6111324 | Sheppard et al. | Aug 2000 | A |
6159770 | Tetaka et al. | Dec 2000 | A |
6197615 | Song et al. | Mar 2001 | B1 |
6208020 | Minamio et al. | Mar 2001 | B1 |
6229200 | Mclellan et al. | May 2001 | B1 |
6242281 | Mclellan et al. | Jun 2001 | B1 |
6250841 | Ledingham | Jun 2001 | B1 |
6284569 | Sheppard et al. | Sep 2001 | B1 |
6285075 | Combs et al. | Sep 2001 | B1 |
6294100 | Fan et al. | Sep 2001 | B1 |
6304000 | Isshiki et al. | Oct 2001 | B1 |
6326678 | Karnezos et al. | Dec 2001 | B1 |
6329711 | Kawahara et al. | Dec 2001 | B1 |
6353263 | Dotta et al. | Mar 2002 | B1 |
6376921 | Yoneda et al. | Apr 2002 | B1 |
6384472 | Huang | May 2002 | B1 |
6392427 | Yang | May 2002 | B1 |
6414385 | Huang et al. | Jul 2002 | B1 |
6429048 | McLellan et al. | Aug 2002 | B1 |
6451709 | Hembree | Sep 2002 | B1 |
6455348 | Yamaguchi | Sep 2002 | B1 |
6476469 | Hung et al. | Nov 2002 | B2 |
6489218 | Kim et al. | Dec 2002 | B1 |
6498099 | McLellan et al. | Dec 2002 | B1 |
6507116 | Caletka et al. | Jan 2003 | B1 |
6545332 | Huang | Apr 2003 | B2 |
6545347 | McClellan | Apr 2003 | B2 |
6552417 | Combs | Apr 2003 | B2 |
6552423 | Song et al. | Apr 2003 | B2 |
6566740 | Yasunaga et al. | May 2003 | B2 |
6573121 | Yoneda et al. | Jun 2003 | B2 |
6585905 | Fan et al. | Jul 2003 | B1 |
6586834 | Sze et al. | Jul 2003 | B1 |
6635957 | Kwan et al. | Oct 2003 | B2 |
6669191 | Lee | Dec 2003 | B2 |
6683368 | Mostafazadeh | Jan 2004 | B1 |
6686667 | Chen et al. | Feb 2004 | B2 |
6703696 | Ikenaga et al. | Mar 2004 | B2 |
6723585 | Tu et al. | Apr 2004 | B1 |
6724071 | Combs | Apr 2004 | B2 |
6734044 | Lin et al. | May 2004 | B1 |
6734552 | Combs et al. | May 2004 | B2 |
6737755 | McLellan et al. | May 2004 | B1 |
6764880 | Wu et al. | Jul 2004 | B2 |
6781242 | Fan et al. | Aug 2004 | B1 |
6800948 | Yeung et al. | Oct 2004 | B1 |
6812552 | Islam et al. | Nov 2004 | B2 |
6818472 | Fan et al. | Nov 2004 | B1 |
6818978 | Fan | Nov 2004 | B1 |
6818980 | Pedron, Jr. | Nov 2004 | B1 |
6841859 | Thamby et al. | Jan 2005 | B1 |
6876066 | Fee et al. | Apr 2005 | B2 |
6894376 | Mostafazadeh et al. | May 2005 | B1 |
6897428 | Minamio et al. | May 2005 | B2 |
6927483 | Lee et al. | Aug 2005 | B1 |
6933176 | Kirloskar et al. | Aug 2005 | B1 |
6933594 | McLellan et al. | Aug 2005 | B2 |
6940154 | Pedron et al. | Sep 2005 | B2 |
6946324 | McLellan et al. | Sep 2005 | B1 |
6964918 | Fan et al. | Nov 2005 | B1 |
6967126 | Lee et al. | Nov 2005 | B2 |
6979594 | Fan et al. | Dec 2005 | B1 |
6982491 | Fan et al. | Jan 2006 | B1 |
6984785 | Diao et al. | Jan 2006 | B1 |
6989294 | McLellan et al. | Jan 2006 | B1 |
6995460 | McLellan et al. | Feb 2006 | B1 |
7008825 | Bancod et al. | Mar 2006 | B1 |
7009286 | Kirloskar et al. | Mar 2006 | B1 |
7049177 | Fan et al. | May 2006 | B1 |
7060535 | Sirinorakul et al. | Jun 2006 | B1 |
7071545 | Patel et al. | Jul 2006 | B1 |
7091581 | McLellan et al. | Aug 2006 | B1 |
7101210 | Lin et al. | Sep 2006 | B2 |
7102210 | Ichikawa | Sep 2006 | B2 |
7205178 | Shiu et al. | Apr 2007 | B2 |
7224048 | McLellan et al. | May 2007 | B1 |
7247526 | Fan et al. | Jul 2007 | B1 |
7259678 | Brown et al. | Aug 2007 | B2 |
7274088 | Wu et al. | Sep 2007 | B2 |
7314820 | Lin et al. | Jan 2008 | B2 |
7315077 | Choi et al. | Jan 2008 | B2 |
7315080 | Fan et al. | Jan 2008 | B1 |
7342305 | Diao et al. | Mar 2008 | B1 |
7344920 | Kirloskar et al. | Mar 2008 | B1 |
7348663 | Kirloskar et al. | Mar 2008 | B1 |
7358119 | McLellan et al. | Apr 2008 | B2 |
7371610 | Fan et al. | May 2008 | B1 |
7372151 | Fan et al. | May 2008 | B1 |
7381588 | Patel et al. | Jun 2008 | B1 |
7399658 | Shim et al. | Jul 2008 | B2 |
7408251 | Hata et al. | Aug 2008 | B2 |
7411289 | McLellan et al. | Aug 2008 | B1 |
7449771 | Fan et al. | Nov 2008 | B1 |
7482690 | Fan et al. | Jan 2009 | B1 |
7495319 | Fukuda et al. | Feb 2009 | B2 |
7595225 | Fan et al. | Sep 2009 | B1 |
7608484 | Lange et al. | Oct 2009 | B2 |
7709857 | Kim et al. | May 2010 | B2 |
7714418 | Lim et al. | May 2010 | B2 |
20010007285 | Yamada et al. | Jul 2001 | A1 |
20020109214 | Minamio et al. | Aug 2002 | A1 |
20030006055 | Chien-Hung et al. | Jan 2003 | A1 |
20030045032 | Abe | Mar 2003 | A1 |
20030071333 | Matsuzawa | Apr 2003 | A1 |
20030143776 | Pedron, Jr. et al. | Jul 2003 | A1 |
20030178719 | Combs et al. | Sep 2003 | A1 |
20030201520 | Knapp et al. | Oct 2003 | A1 |
20030207498 | Islam et al. | Nov 2003 | A1 |
20030234454 | Pedron et al. | Dec 2003 | A1 |
20040014257 | Kim et al. | Jan 2004 | A1 |
20040026773 | Koon et al. | Feb 2004 | A1 |
20040046237 | Abe et al. | Mar 2004 | A1 |
20040046241 | Combs et al. | Mar 2004 | A1 |
20040070055 | Punzalan et al. | Apr 2004 | A1 |
20040080025 | Kasahara et al. | Apr 2004 | A1 |
20040110319 | Fukutomi et al. | Jun 2004 | A1 |
20050003586 | Shimanuki et al. | Jan 2005 | A1 |
20050077613 | McLellan et al. | Apr 2005 | A1 |
20050236701 | Minamio et al. | Oct 2005 | A1 |
20050263864 | Islam et al. | Dec 2005 | A1 |
20060071351 | Lange | Apr 2006 | A1 |
20060192295 | Lee et al. | Aug 2006 | A1 |
20060223229 | Kirloskar et al. | Oct 2006 | A1 |
20060223237 | Combs et al. | Oct 2006 | A1 |
20060273433 | Itou et al. | Dec 2006 | A1 |
20070001278 | Jeon et al. | Jan 2007 | A1 |
20070013038 | Yang | Jan 2007 | A1 |
20070029540 | Kajiwara et al. | Feb 2007 | A1 |
20070093000 | Shim et al. | Apr 2007 | A1 |
20070200210 | Zhao et al. | Aug 2007 | A1 |
20070235217 | Workman | Oct 2007 | A1 |
20080048308 | Lam | Feb 2008 | A1 |
20080150094 | Anderson | Jun 2008 | A1 |
20090152694 | Bemmerl et al. | Jun 2009 | A1 |
20090230525 | Cahng Chien et al. | Sep 2009 | A1 |
20090236713 | Xu et al. | Sep 2009 | A1 |
20100133565 | Cho et al. | Jun 2010 | A1 |
20100149773 | Said | Jun 2010 | A1 |
20100178734 | Lin | Jul 2010 | A1 |
20100224971 | Li | Sep 2010 | A1 |
20110115061 | Krishnan et al. | May 2011 | A1 |
20110201159 | Mori et al. | Aug 2011 | A1 |
20120178214 | Lam | Jul 2012 | A1 |
Entry |
---|
Office Action mailed on Sep. 16, 2013, U.S. Appl. No. 13/689,531, filed Nov. 29, 2012, et al. |
Michael Quirk and Julian Serda, Semiconductor Manufacturing Technology, Pearson Education International, Pearson Prentice Hall, 2001, pp. 587-588. |
Office Action mailed on Dec. 20, 2013, U.S. Appl. No. 13/689,531, filed Nov. 29, 2012, Saravuth Sirinorakul et al. |
Number | Date | Country | |
---|---|---|---|
61658358 | Jun 2012 | US |