Ueda Et Al., “A New Vertical Power MOSFET Structure With Extremely Reduced On-Resistance,” IEEE Transactions On Electron Devices, IEEE, vol. ED-32 (No. 1), pp. 2-6 (Jan., 1985). |
Kinzer, “A High Density Self-Aligned 4-Mask Planar VDMOS Process,” IEEE, pp. 243-246 (1996). |
Williams Et Al., “A 30-V P-Channel Trench Gated DMOSFET With 900-cm2 Specific On-Resistance At 2.7 V,” IEEE, pp. 53-56 (1996). |
Rittenhouse Et Al., “A Low-Voltage Power MOSFET With A Fast-Recovery Body Diode For Synchronous Rectification,” Proceedings Of The Annual Power Electronics Specialists Conference, IEEE (San Antonio), pp. 96-106 (Jun. 11-14, 1990). |
Matsumoto Et Al., “A High-Performance Self-Aligned UMOSFET With A Vertical Trench Contact Structure,” IEEE Transactions On Electron Devices, IEEE, vol. 41 (No. 5), pp. 814-818 (May 1, 1994). |
Matsumoto Et Al., “A 70-V, 90-m Omega mm/sup2/, High-Speed Double Layer Gate UMOSFET Realized By Selective CVD Tungsten,” Proceedings Of The 6th International Symposium On Power Semiconductor Devices And ICs, IEEE Cat. No. 94CH3377-9 (Switzerland), pp. 365-369 (May 31-Jun. 2, 1994). |