Claims
- 1. An N channel MOSFET having low on resistance and a high breakdown voltage, comprising:a high resistance body of N− epitaxial silicon atop a N+ drain in the form of an N+ silicon substrate; a layer of gate insulation on a top surface of said high resistance body of N− epitaxial silicon; a polysilicon gate on said layer of gate insulation; a P type channel region extending downward from said top surface, vertically partially overlapping said polysilicon gate; two N+ source regions, disposed within said P channel region; ohmic contacts to said source and gate; a metallic layer on said N+ drain from a back side of said N+ silicon substrate; a shunt region of N type silicon in contact with, and extending upward from, said N+ drain, through said high resistance body of N− epitaxial silicon and terminating at a distance from said upper surface and underlying said polysilicon gate and not contacting said P type channel region; and wherein said distance is between about 0.5 and 5 microns.
- 2. An N channel insulated gate bipolar transistor (IGBT) having low on resistance and a high breakdown voltage, comprising. a high resistance body of N− epitaxial silicon, serving as both a drain for an NMOS device and a base for a bipolar junction transistor (BJT), on top of a P+ silicon substrate that serves as an emitter for said BJT;a layer of gate insulation on a top surface of said body; a polysilicon gate contact on said layer of gate insulation; a P type channel region, extending downward from said top surface, vertically partially overlapping said polysilicon gate; two N+ source regions, disposed within said P channel region; ohmic contacts to said source and gate; a metallic layer on said emitter from a back side of said P+ silicon substrate; a shunt region of N type silicon in contact with, and extending upward from, said P+ silicon substrate, through said high resistance body of N− silicon and terminating at a distance from said upper surface and underlying said polysilicon gate and not contacting said P type channel region; land wherein said distance is between about 0.5 and 5 microns.
Parent Case Info
This is a division of patent application Ser. No. 09/225,375 filing date Jan. 4, 1999 now U.S. Pat. No. 6,190,970, Power Mosfet And lgbt With Optimized On-Resistance And Breakdown Voltage, assigned to the same assignee as the present invention.
US Referenced Citations (5)
Number |
Name |
Date |
Kind |
5648283 |
Tsang et al. |
Jul 1997 |
A |
5714774 |
Otsuki et al. |
Feb 1998 |
A |
5742087 |
Lidow et al. |
Apr 1998 |
A |
5831291 |
Evans et al. |
Nov 1998 |
A |
5894149 |
Uenishi et al. |
Apr 1999 |
A |