Claims
- 1. A vertical power device, comprising:
a semiconductor substrate having a drift region of first conductivity type therein; an insulated gate electrode that extends on a first surface of said semiconductor substrate; a first base shielding region of second conductivity that extends in said semiconductor substrate and has a first lateral extent relative to a first end of said insulated gate electrode; a first base region of second conductivity type that extends between said first base shielding region and the first surface and has a second lateral extent relative to the first end of said insulated gate electrode that is less than the first lateral extent; a first source region of first conductivity type in said first base region; a source electrode electrically connected to said first source region, said first base region and said first base shielding region; and a transition region of first conductivity type that extends between the drift region and a portion of the first surface extending opposite said insulated gate electrode, forms rectifying junctions with said first base region and said first base shielding region and has a vertically retrograded first conductivity type doping profile therein.
- 2. The device of claim 1, wherein said first base shielding region extends to at least a first depth relative to the first surface; and wherein said transition region has a peak first conductivity type dopant concentration therein at the first depth.
- 3. The device of claim 2, wherein said transition region forms a non-rectifying junction with the drift region at a second depth relative to the first surface that is greater than the first depth; and wherein said first base shielding region forms a P-N rectifying junction with the drift region at a third depth relative to the first surface that is greater than the second depth.
- 4. The device of claim 1, further comprising:
a second base shielding region of second conductivity that extends in said semiconductor substrate and has a third lateral extent relative to a second end of said insulated gate electrode; a second base region of second conductivity type that extends between said second base shielding region and the first surface and has a fourth lateral extent relative to the second end of said insulated gate electrode that is less than the third lateral extent; and a second source region of first conductivity type in said second base region.
- 5. The device of claim 4, wherein said transition region is narrower between said first and second base shielding regions than it is between said first and second base regions.
- 6. The device of claim 4, wherein said transition region extends between said first and second base regions and between said first and second base shielding regions; wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between about 1×1012 cm−2 and about 7×1012 cm−2.
- 7. The device of claim 4, wherein said transition region extends between said first and second base regions and between said first and second base shielding regions; wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between about 3.5×1012 cm−2 and about 6.5×1012 cm−2.
- 8. The device of claim 1, wherein a peak first conductivity type dopant concentration in said transition region is at least ten times greater than a value of the retrograded first conductivity type doping profile at the first surface.
- 9. The device of claim 8, wherein said first base shielding region extends to at least a first depth relative to the first surface; and wherein the peak first conductivity type dopant concentration in said transition region is at the first depth.
- 10. The device of claim 9, wherein said transition region forms a non-rectifying junction with the drift region at a second depth relative to the first surface that is greater than the first depth; and wherein said first base shielding region forms a P-N rectifying junction with the drift region at a third depth relative to the first surface that is greater than the second depth.
- 11. The device of claim 8, further comprising:
a second base shielding region of second conductivity that extends in said semiconductor substrate and has a third lateral extent relative to a second end of said insulated gate electrode; a second base region of second conductivity type that extends between said second base shielding region and the first surface and has a fourth lateral extent relative to the second end of said insulated gate electrode that is less than the third lateral extent; and a second source region of first conductivity type in said second base region.
- 12. The device of claim 11, wherein said transition region is narrower between said first and second base shielding regions than it is between said first and second base regions.
- 13. The device of claim 11, wherein said transition region extends between said first and second base regions and between said first and second base shielding regions; wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between about 1×1012 cm−2 and about 7×1012 cm−2.
- 14. The device of claim 11, wherein said transition region extends between said first and second base regions and between said first and second base shielding regions; wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between about 3.5×1012 cm−2 and about 6.5×1012 cm−2.
- 15. A vertical power device, comprising:
a semiconductor substrate having a drift region of first conductivity type therein and a transition region of first conductivity type that extends between the drift region and a first surface of said semiconductor substrate, said transition region having a vertically retrograded first conductivity type doping profile therein that peaks at a first depth relative to the first surface; an insulated gate electrode that extends on the first surface and has first and second opposing ends; first and second base regions of second conductivity type that are self-aligned to the first and second ends of said insulated gate electrode, respectively, and form respective P-N junctions with opposing sides of an upper portion of said transition region extending adjacent the first surface; first and second source regions of first conductivity type in said first and second base regions, respectively; and first and second base shielding regions of second conductivity type that are more highly doped than said first and second base regions and extend laterally towards each other in said semiconductor substrate to thereby constrict a neck of the upper portion of said transition region to a minimum width at a second depth relative to the first surface.
- 16. The device of claim 15, wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between about 1×1012 cm−2 and about 7×1012 cm−2.
- 17. The device of claim 15, wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between about 3.5×1012 cm−2 and about 6.5×1012 cm−2.
- 18. The device of claim 15, wherein said first and second base shielding regions are self-aligned to the first and second opposing ends of said insulated gate electrode.
- 19. The device of claim 18, wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the second depth is in a range between about 1×1012 cm−2 and about 7×1012 cm−2.
- 20. The device of claim 18, wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the second depth is in a range between about 3.5×1012 cm−2 and about 6.5×1012 cm−2.
- 21. A vertical power device, comprising:
a semiconductor substrate having a drift region of first conductivity type therein and a transition region of first conductivity type that extends between the drift region and a first surface of said semiconductor substrate and has a vertical doping profile therein that peaks at a first depth relative to the first surface; an insulated gate electrode that extends on the first surface and has first and second opposing ends; first and second base regions of second conductivity type that are self-aligned to the first and second ends of said insulated gate electrode, respectively, and form respective P-N junctions with opposing sides of an upper portion of said transition region extending adjacent the first surface; first and second source regions of first conductivity type in said first and second base regions, respectively; and first and second base shielding regions of second conductivity type that are more highly doped than said first and second base regions and extend laterally towards each other in said semiconductor substrate to thereby constrict a neck of the upper portion of said transition region to a minimum width at about the first depth relative to the first surface.
- 22. The device of claim 21, wherein said first and second base shielding regions are self-aligned to the first and second ends of said insulated gate electrode, respectively.
- 23. The device of claim 21, wherein said insulated gate electrode, said first source region, said first base region and said transition region collectively define a first lateral enhancement mode MOSFET having a channel length of less than about 0.25 microns.
- 24. The device of claim 23, wherein said insulated gate electrode, said second source region, said second base region and said transition region collectively define a second lateral enhancement mode MOSFET having a channel length of less than about 0.25 microns.
- 25. The device of claim 24, wherein during forward on-state conduction, the first and second lateral enhancement mode MOSFETs supply majority carriers of first conductivity type that pass vertically through the constricted neck of said transition region.
- 26. A vertical power device, comprising:
a semiconductor substrate having a drift region of first conductivity type therein and a transition region of first conductivity type that extends between the drift region and a first surface of said semiconductor substrate and has a vertical doping profile that peaks at a first depth relative to the first surface; an insulated gate electrode that extends on a portion of the first surface located opposite an upper portion of said transition region; first and second regions of second conductivity type that are self-aligned to first and second opposing ends of said insulated gate electrode, respectively, form respective P-N junctions with opposing sides of said transition region and constrict a neck of the upper portion of said transition region to a minimum width at a second depth relative to the first surface that is greater than about 0.25 microns; and first and second source regions of first conductivity type in said first and second regions of second conductivity type, respectively.
- 27. The device of claim 26, wherein the first depth is about equal to the second depth.
- 28. The device of claim 26, wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between about 1×1012 cm−2 and about 7×1012 cm−2.
- 29. A vertical power device, comprising:
a semiconductor substrate having a drift region of first conductivity type therein and a transition region of first conductivity type that extends between the drift region and a first surface of said semiconductor substrate; an insulated gate electrode that extends on the first surface and has first and second opposing ends; first and second base regions of second conductivity type that are self-aligned to the first and second ends of said insulated gate electrode, respectively, and form respective P-N junctions with opposing sides of an upper portion of said transition region extending adjacent the first surface; first and second source regions of first conductivity type in said first and second base regions, respectively; and first and second base shielding regions of second conductivity type that are more highly doped than said first and second base regions and extend laterally towards each other in said semiconductor substrate to thereby constrict a neck of the upper portion of said transition region to a minimum width at a first depth relative to the first surface.
- 30. The power device of claim 29, wherein said transition region is nonuniformly doped.
- 31. The power device of claim 30, wherein said transition region has a vertically retrograded first conductivity type doping profile relative to the first surface.
- 32. A vertical power device, comprising:
a semiconductor substrate having a drift region of first conductivity type therein and a transition region of first conductivity type that extends between the drift region and a first surface of said semiconductor substrate; an insulated gate electrode that extends on a portion of the first surface located opposite an upper portion of said transition region; first and second regions of second conductivity type that are self-aligned to first and second opposing ends of said insulated gate electrode, respectively, form respective P-N junctions with opposing sides of said transition region and constrict a neck of the upper portion of said transition region to a minimum width at a first depth relative to the first surface that is greater than about 0.25 microns; and first and second source regions of first conductivity type in said first and second regions of second conductivity type, respectively.
- 33. The device of claim 32, wherein a product of a first conductivity type dopant concentration in said transition region at the first depth and a width of said transition region at the first depth is in a range between about 1×1012 cm−2 and about 7×1012 cm−2.
- 34. A method of forming a vertical power device, comprising the steps of:
forming a semiconductor substrate having a drift region of first conductivity type therein and a transition region of first conductivity type that extends between the drift region and a first surface of the semiconductor substrate and has a vertically retrograded first conductivity type doping profile therein that peaks at a first depth relative to the first surface; forming a gate electrode on the first surface; implanting base shielding region dopants of second conductivity type at a relatively high dose and high energy level into an upper portion of the transition region, using the gate electrode as an implant mask; annealing the semiconductor substrate to partially drive the base shielding region dopants vertically into the transition region and laterally underneath the gate electrode and thereby define first and second intermediate shielding regions; implanting base region dopants of second conductivity type at a relatively low dose and low energy level into the first and second intermediate shielding regions, using the gate electrode as an implant mask; annealing the semiconductor substrate to drive the base region dopants vertically into the substrate and laterally along the first surface and underneath the gate electrode to thereby define first and second base regions, and simultaneously drive the base shielding region dopants laterally and vertically to substantially their full and final depth within the substrate and thereby define first and second base shielding regions that constrict a neck of the upper portion of the transition region to a minimum width; and forming first and second source regions in the first and second base regions, respectively.
- 35. The method of claim 34, wherein the first and second base shielding regions constrict the neck of the upper portion of the transition region to a minimum width at about the first depth relative to the first surface.
- 36. A method of forming a vertical power device, comprising the steps of:
forming a semiconductor substrate having a drift region of first conductivity type therein and a transition region of first conductivity type that extends between the drift region and a first surface of the semiconductor substrate; forming a gate electrode on the first surface; implanting base shielding region dopants of second conductivity type at a relatively high dose and high energy level into an upper portion of the transition region, using the gate electrode as an implant mask; annealing the semiconductor substrate to partially drive the base shielding region dopants vertically into the transition region and laterally underneath the gate electrode and thereby define first and second intermediate shielding regions; implanting base region dopants of second conductivity type at a relatively low dose and low energy level into the first and second intermediate shielding regions, using the gate electrode as an implant mask; annealing the semiconductor substrate to drive the base region dopants vertically into the substrate and laterally along the first surface and underneath the gate electrode to thereby define first and second base regions, and simultaneously drive the base shielding region dopants laterally and vertically to substantially their full and final depth within the substrate and thereby define first and second base shielding regions that constrict a neck of the upper portion of the transition region to a minimum width; and forming first and second source regions in the first and second base regions, respectively.
- 37. A vertical power device, comprising:
a semiconductor substrate having first and second trenches and a drift region of first conductivity type therein that extends into a mesa defined by the first and second trenches; first and second insulated electrodes in the first and second trenches; first and second base regions of second conductivity type that extend adjacent sidewalls of the first and second trenches, respectively, and in the mesa; first and second source regions of first conductivity type in said first and second base regions, respectively; an insulated gate electrode that extends on a surface of said semiconductor substrate and opposite said first base region; and a transition region of first conductivity type that extends between said first and second base regions, forms a non-rectifying junction with the drift region and has a vertically retrograded first conductivity type doping profile relative to the surface.
- 38. The device of claim 37, wherein a peak first conductivity type dopant concentration in said transition region is at least ten times greater than a value of the retrograded first conductivity type doping profile at the surface.
- 39. The device of claim 37, wherein said first and second insulated electrodes are electrically connected to said first and second source regions.
- 40. The device of claim 37, wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between 1×1012 cm−2 and 7×1012 cm−2.
- 41. The device of claim 37, wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between 3.5×1012 cm−2 and 6.5×1012 cm−2.
- 42. The device of claim 37, wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of the non-rectifying junction is in a range between 1×1012 cm2 and 7×1012 cm−2.
- 43. The device of claim 37, wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region, a width of said transition region at the first depth and a width of the mesa is less than 2×1015 cm−1.
- 44. The device of claim 37, wherein said first source region and said first base region are self-aligned to said insulated gate electrode.
- 45. The device of claim 37, further comprising:
a first shielding region of second conductivity type that extends between said first base region and the drift region and is more highly doped than said first base region; and a second shielding region of second conductivity type that extends between said second base region and the drift region and is more highly doped than said second base region.
- 46. The device of claim 45, wherein said first and second shielding regions form respective P-N rectifying junctions with said transition region; wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width between said first and second shielding regions is in a range between 1×1012 cm−2 and 7×1012 cm−2.
- 47. The device of claim 37, wherein the drift region has a vertically retrograded first conductivity type doping profile therein relative to the surface.
- 48. The device of claim 37, wherein said insulated gate electrode extends opposite said first and second source regions, said first and second base regions and said transition region.
- 49. The device of claim 40, wherein the peak first conductivity type dopant concentration in said transition region is greater than about 1×1017 cm−3; wherein the surface defines an interface between said insulated gate electrode and said transition region; and wherein a first conductivity type dopant concentration in said transition region is less than about 2×1016 cm−3 at the surface.
- 50. The device of claim 39, wherein said first insulated electrode ohmically contacts said first base region and said first source region at the sidewall of the first trench.
- 51. The device of claim 45, wherein the non-rectifying junction extends between said first and second shielding regions.
- 52. The device of claim 37, further comprising a third trench in said semiconductor substrate, said second and third trenches defining a dummy mesa therebetween into which the drift region extends.
- 53. The device of claim 52, further comprising a third base region of second conductivity type that extends in the dummy mesa and is electrically connected to said first and second source regions.
- 54. The device of claim 53, wherein a width of the dummy mesa extending between said second and third trenches equals a width of the mesa extending between said first and second trenches.
- 55. The device of claim 52, further comprising:
a third insulated electrode in said third trench; a field plate insulating layer on the dummy mesa; and a source electrode that extends on said field plate insulating layer and is electrically connected to said first, second and third insulated electrodes.
- 56. The device of claim 55, wherein a spacing between said first and second trenches is unequal to the spacing between said second and third trenches.
- 57. A vertical power device, comprising:
a semiconductor substrate; a drift region of first conductivity type in said semiconductor substrate; first and second spaced-apart base regions of second conductivity type in said semiconductor substrate; first and second source regions of first conductivity type in said first and second base regions, respectively; a transition region of first conductivity type that extends between said first and second base regions, forms a non-rectifying junction with the drift region and has a vertically retrograded first conductivity type doping profile relative to a surface of said semiconductor substrate; and an insulated gate electrode that extends on the surface and opposite said first base region and said transition region.
- 58. The device of claim 57, wherein a peak first conductivity type dopant concentration in said transition region is at least ten times greater than a value of the retrograded first conductivity type doping profile at the surface.
- 59. The device of claim 57, wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between 1×1012 cm−2 and 7×1012 cm−2.
- 60. The device of claim 57, wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between 3.5×1012 cm−2 and 6.5×1012 cm−2.
- 61. The device of claim 57, further comprising:
a first shielding region of second conductivity type that extends between said first base region and the drift region and is more highly doped than said first base region; and a second shielding region of second conductivity type that extends between said second base region and the drift region and is more highly doped than said second base region.
- 62. The device of claim 61, wherein said first and second shielding regions form respective P-N rectifying junctions with said transition region; wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width between said first and second shielding regions is in a range between 1×1012 cm−2 and 7×1012 cm−2.
- 63. The device of claim 62, wherein the peak first conductivity type dopant concentration in said transition region is greater than about 1×1017 cm−3; wherein the surface defines an interface between said insulated gate electrode and said transition region; and wherein a first conductivity type dopant concentration in said transition region is less than about 2×1016 cm−−3 at the surface.
- 64. A vertical power device, comprising:
a semiconductor substrate having first and second trenches and a drift region of first conductivity type therein that extends into a mesa defined by the first and second trenches; first and second insulated electrodes in the first and second trenches, respectively; a first base region of second conductivity type that extends opposite a sidewall of the first trench and in the mesa; a first shielding region of second conductivity type that extends opposite the sidewall of the first trench, is more highly doped than said first base region, is disposed between said first base region and the drift region and forms a P-N rectifying junction with the drift region; a source region of first conductivity type in said first base region; an insulated gate electrode that extends on the mesa and opposite said first base region; and a source electrode that extends on said source region and is electrically connected to said first and second insulated electrodes.
- 65. The vertical power device of claim 64, further comprising:
a transition region of first conductivity type that extends between said first base region and a sidewall of the second trench, forms a P-N rectifying junction and a non-rectifying junction with said first base region and the drift region, respectively, and has a vertically retrograded first conductivity type doping profile relative to a surface of the mesa on which said insulated gate electrode extends.
- 66. The vertical power device of claim 64, further comprising:
a transition region of first conductivity type that extends between said first base region and a sidewall of the second trench, forms a P-N rectifying junction and a non-rectifying junction with said first base region and the drift region, respectively; wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to a surface of said substrate; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between 3.5×1012 cm−2 and 6.5×1012 cm−2.
- 67. A vertical power device, comprising:
a semiconductor substrate having first and second trenches and a drift region of first conductivity type therein that extends into a mesa defined by the first and second trenches; first and second insulated electrodes in the first and second trenches; first and second base regions of second conductivity type that extend adjacent sidewalls of the first and second trenches, respectively, and in the mesa; first and second source regions of first conductivity type in said first and second base regions, respectively; an insulated gate electrode that extends on a surface of said semiconductor substrate and opposite said first base region; and a transition region of first conductivity type that extends between said first and second base regions and forms a non-rectifying junction with the drift region, said transition region having a peak first conductivity type dopant concentration therein at a first depth relative to a surface of said substrate; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between 3.5×1012 cm−2 and 6.5×1012 cm−2.
- 68. The vertical power device of claim 67, wherein a product of a width of the mesa and a quantity of first conductivity type charge in a portion of the mesa extending below the transition region is preferably in a range between 2×109 cm−1 and 2×1010 cm−1.
- 69. The vertical power device of claim 67, further comprising third and fourth trenches in said semiconductor substrate, said second and third trenches defining a first dummy mesa therebetween into which the drift region extends and said third and fourth trenches defining a second dummy mesa therebetween into which the drift region extends.
- 70. A vertical power device, comprising:
a semiconductor substrate having first and second trenches and a drift region of first conductivity type therein that extends into a mesa defined by the first and second trenches; first and second insulated electrodes in the first and second trenches; first and second base regions of second conductivity type that extend adjacent sidewalls of the first and second trenches, respectively, and in the mesa; first and second source regions of first conductivity type in said first and second base regions, respectively; a first insulated gate electrode that extends on a surface of said semiconductor substrate and opposite said first base region; a second insulated gate electrode that extends on a surface of said semiconductor substrate and opposite said second base region; a conductive region that extends between said first and second insulated gate electrodes and opposite the mesa; and a source electrode that is electrically connected to said first and second source regions and to said conductive region.
- 71. The device of claim 70, further comprising a transition region of first conductivity type that extends between said first and second base regions, forms a non-rectifying junction with the drift region and has a vertically retrograded first conductivity type doping profile relative to the surface; and wherein said source electrode extends between opposing sidewalls of the first and second insulated gate electrodes.
- 72. The device of claim 71, wherein a peak first conductivity type dopant concentration in said transition region is at least ten times greater than a value of the retrograded first conductivity type doping profile at the surface.
- 73. The device of claim 72, wherein said conductive region comprises a dummy gate electrode.
- 74. The device of claim 71, wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between 1×1012 cm−2 and 7×1012 cm−2.
- 75. The device of claim 71, wherein said transition region has a peak first conductivity type dopant concentration therein at a first depth relative to the surface; and wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between 3.5×1012 cm−2 and 6.5×1012 cm−2.
- 76. A method of forming a vertical power device, comprising the steps of:
implanting transition region dopants of first conductivity type at a first dose level and first energy level into a surface of a semiconductor substrate having a drift region of first conductivity type therein that extends adjacent the surface; forming a gate electrode that extends opposite the implanted transition region dopants, on the surface; implanting shielding region dopants of second conductivity type at a second dose level and second energy level into the surface, using the gate electrode as an implant mask; implanting base region dopants of second conductivity type at a third dose level and third energy level into the surface, using the gate electrode as an implant mask; driving the implanted transition, shielding and base region dopants into the substrate to define a transition region that extends in the drift region and has a vertically retrograded first conductivity type doping profile therein relative to the surface, first and second shielding regions that extend on opposite sides of the transition region and form respective P-N rectifying junctions therewith and first and second base regions that extend on opposite sides of the transition region and form respective P-N rectifying junctions therewith; and implanting source region dopants of first conductivity type into the first and second base regions, using the gate electrode as an implant mask.
- 77. The method of claim 76, wherein the first dose and energy levels and a duration of said driving step are of sufficient magnitude that a product of a peak first conductivity type dopant concentration in the transition region and a width of the transition region, as measured between the first and second shielding regions, is in a range between 1×1012 cm−2 and 7×1012 cm−2.
- 78. The method of claim 76, wherein said step of implanting shielding region dopants is preceded by the steps of:
forming trenches in the semiconductor substrate; lining the trenches with trench insulating layers; and then forming conductive regions on the trench insulating layers.
- 79. The method of claim 78, wherein said step of implanting transition region dopants comprises implanting transition region dopants into the conductive regions within the trenches and into mesas defined between the trenches.
- 80. The method of claim 78, further comprising the steps of:
etching back the trench insulating layers to expose the source, base and shielding regions; and forming a source contact that ohmically contacts the conductive, source, base and shielding regions.
- 81. The method of claim 76, wherein the first and second energy levels are at respective levels that cause a depth of a peak second conductivity type dopant concentration in the shielding region to be within 10% of a depth of a peak first conductivity type dopant concentration in the transition region, when the depths of the peaks are measured relative to the surface.
- 82. The method of claim 76, wherein the gate electrode is an insulated gate electrode; wherein the transition region extends to an interface between the insulated gate electrode and the surface; and wherein a peak first conductivity type dopant concentration in the transition region is greater than about ten times a surface dopant concentration in the transition region.
- 83. The method of claim 77, wherein said step of implanting shielding region dopants is preceded by the steps of:
forming trenches in the semiconductor substrate; lining the trenches with trench insulating layers; and then forming conductive regions on the trench insulating layers.
- 84. The method of claim 83, further comprising the steps of:
etching back the trench insulating layers to expose the source, base and shielding regions; and forming a source contact that ohmically contacts the conductive, source, base and shielding regions.
- 85. The method of claim 83, wherein the first and second energy levels are at respective levels that cause a depth of a peak second conductivity type dopant concentration in the shielding region to be within 10% of a depth of the peak first conductivity type dopant concentration in the transition region, when the depths of the peaks are measured relative to the surface.
- 86. The method of claim 77, wherein the gate electrode is an insulated gate electrode; wherein the transition region extends to an interface between the insulated gate electrode and the surface; and wherein the peak first conductivity type dopant concentration in the transition region is greater than about ten times a surface dopant concentration in the transition region.
- 87. A method of forming a vertical power device, comprising the steps of:
forming a trench in a semiconductor substrate having a drift region of first conductivity type therein that extends adjacent a sidewall of the trench; lining the trench with a trench insulating layer; forming a trench-based electrode on the trench insulating layer; forming an insulated gate electrode on a surface of the substrate; forming a base region of second conductivity type that extends in the substrate and to the sidewall of the trench; forming a source region of first conductivity type that extends in the base region and to the sidewall of the trench; etching back the trench insulating layer to expose portions of the base and source regions that extend along the sidewall of the trench; and forming a source contact that is electrically connected to the base and source regions along the sidewall of the trench.
- 88. An integrated power device having active and dummy cells therein, comprising:
a semiconductor substrate a drift region of first conductivity type therein; first, second, third and fourth trenches spaced-apart trenches in said semiconductor substrate, said first and second trenches defining an active mesa therebetween into which the drift region extends, said second and third trenches defining a first dummy mesa therebetween into which the drift region extends and said third and fourth trenches defining a second dummy mesa therebetween into which the drift region extends; first, second, third and fourth insulated electrodes in said first, second, third and fourth trenches, respectively; first and second base regions of second conductivity type that extend adjacent sidewalls of the first and second trenches, respectively, and in the mesa; first and second source regions of first conductivity type in said first and second base regions, respectively; an insulated gate electrode that extends on a surface of said semiconductor substrate and opposite said first base region; and a transition region of first conductivity type that extends between said first and second base regions and forms a non-rectifying junction with the drift region, said transition region having a peak first conductivity type dopant concentration therein at a first depth relative to a surface of said substrate; and wherein the first and second dummy mesas are devoid of a forward on-state current path.
- 89. The device of claim 88, wherein a product of the peak first conductivity type dopant concentration in said transition region and a width of said transition region at the first depth is in a range between 3.5×1012 cm−2 and 6.5×1012 cm−2; and wherein a product of a width of the mesa and a quantity of first conductivity type charge in a portion of the mesa extending below the transition region is preferably in a range between 2×109 cm−1 and 2×1010 cm−1.
CROSS-REFERENCE TO RELATED APPLICATION
[0001] This application is a continuation-in-part of application Ser. No. 09/833,132, filed Apr. 11, 2001, the disclosure of which is hereby incorporated herein by reference.
Continuation in Parts (1)
|
Number |
Date |
Country |
Parent |
09833132 |
Apr 2001 |
US |
Child |
10008171 |
Oct 2001 |
US |