Claims
- 1. A substrate for mounting microelectronic components, comprising:
- a generally planar support base having an electrically conductive upper surface, a plurality of mesas having respective tops and respective bottoms, said bottoms being positioned on said support base, the tops of said mesas being substantially coplanar with the upper surface of said planar support base, made of a conductive material and electrically coupled to said conductive upper surface of said support base;
- a dielectric layer having a thickness and covering the side walls of said mesas and the conductive upper surface of said support base between and surrounding said mesas, the thickness of said dielectric layer being substantially less than the height of said mesas; and
- a conductive layer positioned over said dielectric layer between and surrounding said mesas, said conductive layer having a planar upper surface which is substantially coplanar with the tops of said mesas and being electrically isolated from said mesas by said dielectric material.
- 2. The substrate of claim 1 wherein said mesas are arranged in a pattern.
- 3. The substrate of claim 2 wherein said pattern is a grid pattern.
- 4. The substrate of claim 3 wherein the pitch is less than approximately 500 .mu.m.
- 5. The substrate of claim 1 wherein the tops of said mesas are round and have a diameter in the range of 20-150 .mu.m.
- 6. The substrate of claim 1 wherein the tops of said mesas are rectangular and have a side dimension which is between 20 and 150 .mu.m.
- 7. The substrate of claim 6 wherein said rectangles are elongate.
- 8. The substrate of claim 7 wherein said elongate rectangles are parallel.
- 9. The substrate of claim 1 wherein said mesas have a height between their tops and bottoms which is approximately 30 .mu.m.
- 10. The substrate of claim 1 wherein said dielectric layer has a thickness which is less than about one third of the height between the tops and bottoms of the mesas.
- 11. The substrate of claim 10 wherein said dielectric layer has a thickness of about 10 .mu.m or less.
- 12. The substrate of claim 1 further comprising a thin film structure formed over the tops of said mesas and said conductive layer.
- 13. The substrate of claim 12 wherein at least one integrated circuit chip is mounted on said thin film structure and said support base has a coefficient of thermal expansion that is substantially the same as that of said at least one integrated circuit chip.
Parent Case Info
This is a divisional application of application Ser. No. 08/445,672, filed May 22, 1995 is now U.S. Pat. No. 5,765,279.
US Referenced Citations (20)
Foreign Referenced Citations (2)
Number |
Date |
Country |
0102596 |
Apr 1990 |
JPX |
2026237 |
Jan 1980 |
GBX |
Non-Patent Literature Citations (2)
Entry |
Early, "A Series of Demonstrators to Assess Technologies for Silicon Hybrid Multichip Modules," Proceedings of the 39.sup.th Electronics Components Conference, (ECC) 1989, pp. 557-561. "No Month". |
Johnson, "Multichip Modules: Next-Generation Package,"IEEE Spectrum, Mar., 1990, pp. 34-36, 46, 48. |
Divisions (1)
|
Number |
Date |
Country |
Parent |
445672 |
May 1995 |
|