Claims
- 1. A trench-gated power device comprising:
a substrate of semiconductor material of a first conductivity type with an upper epitaxial layer of a thickness and resistivity selected for a desired breakdown voltage; a first epitaxial layer on the upper epitaxial layer and comprising material of a second conductivity type; a plurality of gate trenches in the first epitaxial layer, each gate trench having insulated interior side wall surfaces and a conductive material filling each trench, said trenches dividing the first epitaxial layer into a plurality of regions of the second conductivity type; a second epitaxial layer on the first epitaxial layer and comprising material of the first conductivity type, said second layer disposed on the first epitaxial layer and adjacent opposite sides of the trenches to form a plurality of source regions of said first conductivity type; a third epitaxial layer on the first epitaxial layer and adjacent to the source regions of the first conductivity type and forming a plurality of body regions of the second conductivity type, said third layer shaped so as to present an increased top contact surface area.
- 2. The device of claim 1 wherein said first conductivity type is N and said second conductivity type is P.
- 3. The device of claim 1 wherein said first conductivity type is P and said second conductivity type is N.
- 4. The device of claim 1 wherein said substrate and upper epitaxial layer, said first layer of epitaxial material, said second layer of epitaxial material, and said third layer of epitaxial material comprise silicon.
- 5. The device of claim 4 wherein said substrate and said layers of epitaxial material comprise doped silicon.
- 6. The device of claim 1 wherein a drain region is disposed in a lower portion of said substrate.
- 7. The device of claim 1 further comprising an interlevel dielectric layer overlying said trench gate and said source regions, and a metal layer overlying said interlevel dielectric layer, said metal layer being in electrical contact with said source regions and said body regions.
- 8. The device of claim 1 wherein said device comprises a plurality of source regions separated by gate trenches.
- 9. The device of claim 8 wherein said plurality of gate trenches has an open-cell stripe topology.
- 10. The device of claim 8 wherein said plurality of gate trenches has a closed-cell cellular topology.
- 11. The device of claim 1 wherein said source region comprises epitaxially grown and planarized material.
- 12. The device of claim 1 wherein said body region comprises epitaxially grown and planarized material.
- 13. The device of claim 1 wherein said device is selected from the group consisting of a power MOSFET, an insulated gate bipolar transistor, and an MOS controlled thyristor.
- 14. A process for forming an improved trench-gated power device, said process comprising:
forming on an upper epitaxial layer of a semiconductor substrate of a first conductivity type a dielectric layer having an upper surface and thickness and width dimensions that correspond substantially to the height and width dimensions of a gate trench; growing a first layer of epitaxial material of a second conductivity type over said substrate upper layer and said dielectric layer; planarizing said first epitaxial layer to be substantially coplanar with said upper surface of said dielectric layer; growing a second layer of epitaxial spacer material of said first conductivity type over said first epitaxial layer and said dielectric layer to form a source region on opposite sides of the dielectric layer, growing a third layer of epitaxial material of said second conductivity type over said first epitaxial layer and second epitaxial layer to form a body region on opposite sides of the dielectric layer, planarizing said epitaxial and dielectric layers to form source regions and recessed body regions, removing said dielectric layer, thereby forming gate trench sidewalls comprising selectively grown epitaxial material and selectively grown epitaxial spacer material, lining said gate trench with a dielectric material and substantially filling the resulting lined trench with a conductive material, thereby forming a trench gate.
- 15. The process of claim 14 further comprising:
forming an interlevel dielectric layer overlying said trench gate and said source regions, forming a metal layer overlying said interlevel dielectric layer, said metal layer being in electrical contact with said source and body regions.
- 16. The process of claim 14 wherein said first conductivity type is N and second conductivity type is P.
- 17. The process of claim 14 wherein said first conductivity type is P and second conductivity type is N.
- 18. The process of claim 14 wherein said removing said dielectric layer is carried out using a wet etching procedure.
- 19. The process of claim 14 wherein said substrate and said layer of epitaxial material comprise silicon.
- 20. The process of claim 14 wherein said dielectric material comprises silicon dioxide.
- 21. The process of claim 14 wherein said conductive material in said gate trench comprises doped polysilicon.
- 22. The process of claim 14 further comprising forming a plurality of gate trenches.
- 23. The process of claim 22 wherein said plurality of gate trenches is formed using an open-ended stripe topology.
- 24. The process of claim 22 wherein said plurality of gate trenches is formed using a closed-cell cellular topology.
- 25. The process of claim 14 wherein said device is selected from the group consisting of a power MOSFET, an insulated gate bipolar transistor, and an MOS-controlled thyristor.
CROSS-REFERENCE TO RELATED APPLICATIONS
[0001] This application is a divisional application of U.S. patent application Ser. No. 09/525,182, filed Mar. 14, 2000 (Attorney Docket No. 87552.99R269).
Divisions (1)
|
Number |
Date |
Country |
Parent |
09525182 |
Mar 2000 |
US |
Child |
09799845 |
Mar 2001 |
US |