MC68030 Enhanced 32BIT Microprocessor Users Manual 2nd Ed. 1989, pp. 3-120-3-122, pp. 6-1-6-17,341-3-115. |
Compiler Driven Cache Policy, by Chi, Chi-Hung and Dietz, H.G., Purdue Univ School of EE, Jun. 1987. |
Scheurich, "Concurrent Miss Resolution in Multiprocessor Caches", Proc. 1988 Int'l Conf. on Parallel processing, Aug. 1988, pp. 118-125. |
Clark, "The Memory System of a High-Performance Personal Computer," IEEE Trans. on Computers, Oct. 1981, pp. 715-733. |
Klaiber et al, "An Architecture for Software-Controlled Data Prefetching," 18th Ann, Int'l Symp. on Computer Arch., May 1991, pp. 43-53. |
Callahan et al, "Sofeware Prefetching", SIG Plan Notices, Apr. 1991, pp. 40-52. |
Intel Product Specification, "i860.TM. 64-Bit Microprocessor", Oct. 1989, pp. 5-1 to 5-72. |
Kane, "MIPS R2000 RISC Architecture", Prentice Hall, 1987, pp. 1-1 to 4-11 and pp. A-1 to A-9. |