Claims
- 1. A method of fabricating an oxide-filled isolation trench in a major surface of a silicon semiconductor substrate, the trench having a width of about 1 micron and having a depth exceeding its width, the method consisting of the steps of applying a mask to said surface, said mask having an opening defining the position and width of the trench, implanting phosphorus or arsenic dopant ions into the substrate via said opening to a concentration of at least 5.times.10.sup.20 cm.sup.-3 and to a depth of about 8 microns, removing the mask, and subjecting the dopant substrate to an oxygen atmosphere at a temperature of 850.degree. to 950.degree. C. at a pressure of 10 to 20 atmospheres so as to convert preferentially the doped silicon to silicon oxide to depth of about 6 microns and a width of about 1 micron thereby forming the isolation trench, said preferential conversion of doped silicon to silicon oxide being confined substantially to a linear growth of oxide.
- 2. A method as claimed in claim 1, wherein said dopant ions are implanted at an energy of 50 to 150 KeV.
Priority Claims (1)
Number |
Date |
Country |
Kind |
8723539 |
Oct 1987 |
GBX |
|
Parent Case Info
This application is a continuation of application Ser. No. 253,971, filed Oct. 5, 1988, now abandoned.
US Referenced Citations (1)
Number |
Name |
Date |
Kind |
4717687 |
Verma |
Jan 1988 |
|
Foreign Referenced Citations (5)
Number |
Date |
Country |
53-83465 |
Jul 1978 |
JPX |
58-170030 |
Oct 1983 |
JPX |
59-4137 |
Jan 1984 |
JPX |
59-100552 |
Jun 1984 |
JPX |
60-97637 |
May 1985 |
JPX |
Non-Patent Literature Citations (1)
Entry |
Wolf et al., Silicon Processing for the VLSI Era V.1, Lattice Process, Sunset Beach, Calif., U.S.A. (1986), pp. 200-207, 212-215. |
Continuations (1)
|
Number |
Date |
Country |
Parent |
253971 |
Oct 1988 |
|