This application is a continuation of application Ser. No. 08/213,360, filed Mar. 15, 1994.
Number | Name | Date | Kind |
---|---|---|---|
4188707 | Asano et al. | Feb 1980 | |
4577392 | Peterson | Mar 1986 | |
4625391 | Sasaki | Dec 1986 | |
4697333 | Nakahara | Oct 1987 | |
4753709 | Welch et al. | Jun 1988 | |
4971922 | Watabe et al. | Nov 1990 | |
4980738 | Welch et al. | Dec 1990 | |
4980739 | Favreau | Dec 1990 | |
5200352 | Pfiester | Apr 1993 | |
5254490 | Kondo | Oct 1993 | |
5256586 | Choi et al. | Oct 1993 | |
5320974 | Hori et al. | Jun 1994 |
Number | Date | Country |
---|---|---|
58-123724 | Jul 1983 | JPX |
61-20369 | Jan 1986 | JPX |
61-20370 | Jan 1986 | JPX |
63-12168 | Jan 1988 | JPX |
3-120835 | May 1991 | JPX |
5-74814 | Mar 1993 | JPX |
Entry |
---|
Yamaguchi, et al., "0.5-.mu.m Bipolar Technology Using a New Base Formation Method: SST1C," IEEE 1993 Bipolar Circuits and Technology Meeting 4.2, 1993, pp. 63-66. |
Iranmanesh, et al., "A 0.8-.mu.m Advanced single-Poly BiCMOS Technology for High-Density and High-Performance Applications," IEEE Journal of Solid-State Circuits, vol. 26, No. 3, Mar., 1991, pp. 422-426. |
Yamaguchi, et al., "Process Integration and Device Performance of a Submicrometer BiCMOS with 16-GHzf, Double Poly-Bipolar Devices," IEEE Transactions on Electron Devices, vol. 36, No. 5, May, 1989, pp. 890-896. |
Chiu, et al., "Non-overlapping Super Self-Aligned BiCMOS with 87ps Low Power ECL," IEDM, 1988, pp. 752-755. |
Number | Date | Country | |
---|---|---|---|
Parent | 213360 | Mar 1994 |