| Yamaguchi, et al., "0.5-.mu.m Bipolar Technology Using a New Base Formation Method: SST1C," IEEE 1993 Bipolar Circuits and Technology Meeting 4.2, 1993, pp. 63-66. |
| Iranmanesh, et al., "A 0.8-.mu.m Advanced single-Poly BiCMOS Technology for High-Density and High-Performance Applications," IEEE Journal of Solid-State Circuits, vol. 26, No. 3, Mar., 1991, pp. 422-426. |
| Yamaguchi, et al., "Process Integration and Device Performance of a Submicrometer BiCMOS with 16-GHzf, Double Poly-Bipolar Devices," IEEE Transactions on Electron Devices, vol. 36, No. 5, May, 1989, pp. 890-896. |
| Chiu, et al., "Non-overlapping Super Self-Aligned BiCMOS with 87ps Low Power ECL," IEDM, 1988, pp. 752-755. |